## **ILP**

Performance improvement can be found by increasing the instruction level parallelism (ILP). To increase ILP false dependencies must be removed. Register renaming is one method of removing false dependencies.

**The Execute Stage -** forwarding can supply the data in the NEXT cycle, not in the same cycle. So for a RAW dependency, the read instruction must be delayed to allow time for the write.

## **RAW Dependencies and WAW Dependencies**

The CPI is dependent upon RAW dependencies.
WAW dependencies can cause out-of-order instructions.

# **Removing False Dependencies**

RAW dependencies are true dependencies because the program requires a specific order of the instructions.

<u>WAR and WAW are false dependencies</u> because the dependency is caused when the same register is used to hold results.

### **Duplicating Register Values**

Since false dependencies can be caused by two values using the same register, we can eliminate them by altering the use of registers.

Method 1: Instead of overwriting the register, the processor keeps track of the values that are written to a register. Then the processor can determine which value is the last one produced, which may be different than the last one written. This method is complicated and not really possible.

Instead, use register renaming.

#### **Register Renaming**

<u>Architectural registers</u> are registers that programmers can access.

Physical registers are all the places that a value can be stored.

The processor uses physical registers to rename the registers in the program to eliminate false dependencies. The <u>RAT (Register Allocation Table)</u> is a table that keeps track of which physical register is linked to which architectural register.

### **RAT**

The RAT is a table that stores the location for the data that would go in an architectural register. This will eliminate name dependencies.

#### **False Dependencies After Register Renaming**

Renaming improves the CPI and IPC.

#### Instruction Level Parallelism

ILP = IPC when the processor can do the entire instruction in 1 cycle, and the processor can do many instructions in same cycle. ILP is the property of a program, it is based on the dependencies of the program.

### Steps to Get ILP

- 1. Rename registers as they are used, keeping track of which registers are still free for assignment.
- 2. "Execute" the program to make sure the false dependencies are removed and determine when the instructions are executed.
- 3. Then it is the number of instructions / the number of cycles required to execute the instructions.

# **ILP with Control Dependencies**

There are two other types of dependencies; structural and control. Structural dependencies do not apply to ILP because ILP is based on a perfect processor.

For ILP and control dependencies, again assume a perfect processor, this time with perfect branch prediction.

#### **ILP vs IPC**

ILP assumes an ideal out-of-order processor with perfect branch prediction that can execute an infinite number of instructions at a time, while the IPC must consider the limitations of an actual processor.

ILP >= IPC

#### For IPC:

If the processor is an in-order narrow issue processor, the narrow issue will be more limiting than the fact that it is in-order.

If the processor is in-order and wide issue, the fact that it is in-order will be more limiting.

Therefore if the processor is wide-issue (capable of issuing 4 or more instructions at a time), it should also be out-of-order. It should also be able to eliminate false dependencies and reorder instructions.