# Folded and Pipelined Sequential circuits

Arvind
Computer Science & Artificial Intelligence Lab
Massachusetts Institute of Technology

## Expressing a loop using registers



- Such a loop cannot be implemented by unfolding because the number of iterations is inputdata dependent
- A register is needed to hold the value of s from one iteration to the next
- s has to be initialized when the computation starts, and updated every cycle until the computation terminates

```
sel = start
en = start | notDone
```

### Expressing a loop in BSV

- When a rule executes:
  - the register s is read at the beginning of a clock cycle
  - computations to evaluate the next value of the register and the s<sub>en</sub> are performed
  - If s<sub>en</sub> is True then s is updated at the end of the clock cycle
- A mux is needed to initialize the register

How should this circuit be packaged for proper use?

```
Reg#(n) s <- mkRegU();
rule step;
  if (p(s)) s <= f(s);
endrule</pre>
```



```
sel = start
en = start | notDone
```

## Packaging a computation as a Latency-Insensitive Module

```
interface GFMI#(n);
  method Action start (Bit#(n) x);
  method ActionValue#(Bit#(n)) getResult;
endinterface
```

```
en rdy F en rdy
```

```
module mkF (GFMI#(n));
                                                 The user of this
  Reg#(n) s <- mkRegU();</pre>
                                           module does not know
  Reg#(Bool) busy <- mkReg(False);</pre>
                                             how long it takes to
  rule step if (p(s))&&busy;
                                                execute the loop
     s \leftarrow f(s);
  endrule
  method Action start(Bit#(n) x) if (!busy);
   s <= x; busy <= True;
  endmethod
  method ActionValue Bit#(n) getResult if (!p(s) && busy);
   busy <= False; return s;</pre>
  endmethod
endmodule
```

## Combinational 32-bit multiply

```
function Bit#(64) mul32(Bit#(32) a, Bit#(32) b);
  Bit#(32) tp = 0;
  Bit#(32) prod = 0;
  for(Integer i = 0; i < 32; i = i+1)</pre>
  begin
                                             This circuit uses
     Bit#(32) m = (a[i]==0)? 0 : b;
                                             32 add32 circuits
     Bit#(33) sum = add32(m,tp,0); <--
     prod[i] = sum[0];
                   = sum[32:1];
                                              Lot of gates!
     tp
  end
  return {tp,prod};
endfunction
```

- We can reuse the same add32 circuit if we store the partial results, e.g., sum, in a register
- Need registers to hold a, b, tp, prod and i
- Update the registers every cycle until we are done

#### Packaging Multiply as a Latency-Insensitive Module



Interface with guards

```
interface Multiply;
  method Action start (Bit#(32) a, Bit#(32) b);
  method ActionValue#(Bit#(64)) getResult;
endinterface
```

The user of this module does not know how long it takes to execute a particular multiply

## Multiply Module

```
Module mkMultiply (Multiply);
    Reg#(Bit#(32)) a<-mkRegU(); Reg#(Bit#(32)) b<-mkRegU();</pre>
    Reg#(Bit#(32)) prod <-mkRegU(); Reg#(Bit#(32)) tp <- mkReg(0);</pre>
    Reg#(Bit#(6)) i <- mkReg(32);</pre>
    Reg#(Bool) busy <- mkReg(False);</pre>
                                                    We use a 6-bit i
rule mulStep if (i < 32);</pre>
                                                    register and initialize it
      Bit#(32) m = (a[i]==0)? 0 : b;
                                                    to 32 to make sure
      Bit#(33) sum = add32(m,tp,0);
                                                    that the rule has no
      prod[i] <= sum[0];</pre>
                                                    effect until i is set to
      tp <= sum[32:1];</pre>
                                                    some value < 32
      i <= i+1;
                  like the loop body in the
endrule;
                   combinational version
method Action start(Bit#(32) x, Bit#(32) y) if (!busy);
  a <= x; b <= y; busy <= True; i <= 0; endmethod
method ActionValue Bit#(64) getResult if ((i==32) && busy);
  busy <= False; return {tp,prod}; endmethod</pre>
```

## Dynamic selection requires a mux



## Replacing repeated selections by shifts

```
rule mulStep if (i < 32);
    Bit#(32) m = (a[0]==0)? 0 : b;
    a <= a >> 1;
    Bit#(33) sum = add32(m,tp,0);
    prod <= {sum[0], prod[31:1]};
    tp <= sum[32:1];
    i <= i+1;
endrule</pre>
```

## Circuit for Sequential Multiply



## Multiply Module



### Sequential Multiply analysis

- Number of add32 circuits has been reduced from 31 to one, though some registers and muxes have been added
- The longest combinational path has been reduced from 62 FAs to one add32 plus a few muxes
- The sequential circuit will take 31 clock cycles to compute an answer

## Completion buffer

```
interface CBuffer#(type t);
  method ActionValue#(Token) getToken;
  method Action put(Token tok, t d);
  method ActionValue#(t) getResult;
endinterface
```

- Suppose a module is required to process inputs in the FIFO order
- Internally the module processes several inputs simultaneously and different inputs take different amount of time
- Completion buffer is used to restore the order in which the processing of inputs was done

## Completion buffer: Implementation

- A circular buffer with two pointers iidx and ridx, and a counter cnt
- Each data element has a valid bit associated with it



```
module mkCompletionBuffer(CompletionBuffer#(t));
  Vector#(32, Reg#(Bool)) cbv <- replicateM(mkReg(False));
  Vector#(32, Reg#(t)) cbData <- replicateM(mkRegU());
  Reg#(Bit#(5)) iidx <- mkReg(0);
  Reg#(Bit#(5)) ridx <- mkReg(0);
  Reg#(Bit#(6)) cnt <- mkReg(0);
  rules and methods...
endmodule</pre>
```

### Completion Buffer cont

```
method ActionValue#(Bit#(5)) getToken() if (cnt < 32);</pre>
  cbv[iidx] <= False;</pre>
  iidx <= (iidx==31) ? 0 : iidx + 1;
                                                         iidx
  cnt <= cnt + 1;</pre>
  return iidx;
                                                         ridx
endmethod
                                                          cnt
method Action put(Token idx, t data);
                                                                        cbData
  cbData[idx] <= data;</pre>
  cbv[idx] <= True;</pre>
endmethod
method ActionValue#(t) getResult() if ((cnt > 0)&&(cbv[ridx]));
  cbv[ridx] <= False;</pre>
  ridx <= (ridx==31) ? 0 : ridx + 1;
  cnt <= cnt - 1;</pre>
  return cbData[ridx];
endmethod
```

## Design Alternatives



## Rules for Pipeline

```
rule stage1;
  fifo1.enq(f0(inQ.first));
  inQ.deq;
endrule
rule stage2;
  fifo2.enq(f1(fifo1.first));
  fifo1.deq;
endrule
rule stage3;
  outQ.enq(f2(fifo2.first));
  fifo2.deq;
endrule
```



#### Rule for the Folded Circuit



notice stage is a dynamic parameter now!

#### Combinational IFFT



- Lot of area and long combinational delay
- Pipelining: Reduces critical-path delay.
   Increases throughput by evaluating multiple items in parallel

#### **Combinational IFFT**



- Lot of area and long combinational delay
- Pipelining: Reduces critical-path delay.
   Increases throughput by evaluating multiple items in parallel
- Folded or multi-cycle Circuit: Save area and reduces the combinational delay but makes throughput per clock cycle worse

# Folded IFFT: Reusing the Stage computation



## BSV Code for stage\_f

```
function Vector#(64, Complex#(n)) stage f
        (Bit#(2) stage, Vector#(64, Complex#(n)) stage_in);
Vector#(64, Complex#(n)) stage_temp, stage_out;
   for (Integer i = 0; i < 16; i = i + 1)
    begin
      Integer idx = i * 4;
      Vector#(4, Complex#(n)) x;
      x[0] = stage_in[idx];  x[1] = stage_in[idx+1];
      x[2] = stage_in[idx+2]; x[3] = stage_in[idx+3];
      let twid = getTwiddle(stage, fromInteger(i));
      let y = bfly4(twid, x);
      stage_temp[idx] = y[0]; stage_temp[idx+1] = y[1];
      stage_temp[idx+2] = y[2]; stage_temp[idx+3] = y[3];
    end
  //Permutation
   for (Integer i = 0; i < 64; i = i + 1)
      stage out[i] = stage temp[permute[i]];
  return(stage_out);
                                              saw this in LO3
endfunction
```

## Higher-order functions: Stage functions f1, f2 and f3

```
function f0(x)= stage_f(0,x);
function f1(x)= stage_f(1,x);
function f2(x)= stage_f(2,x);
```

What is the type of f0(x)?

```
function Vector#(64, Complex) f0
   (Vector#(64, Complex) x);
```

## Code for Pipelined IFFT

```
rule stage1;
  fifo1.enq(f0(inQ.first));
  inQ.deq;
endrule
rule stage2;
  fifo2.enq(f1(fifo1.first));
  fifo1.deq;
endrule
rule stage3;
  outQ.enq(f2(fifo2.first));
  fifo2.deq;
endrule
```



This is the code for IFFT if you use stage\_f function for functions for f0, f1 and f2!

from slide 17

#### Code for Folded IFFT



from slide 18

This is the code for IFFT if you use stage\_f function for functions for f!

#### **Shared Circuit**



 The Twiddle constants can be expressed as a table or using a case expression

## Superfolded IFFT: Just one Bfly-4 node!



- f will be invoked for 48 dynamic values of stage; each invocation will modify 4 numbers in sReg
- after 16 invocations a permutation would be done on the whole sReg September 13, 2019

## Superfolding IFFT: stage function f

```
Bit#(2+4) (stage,i)
```

```
function Vector#(64, Complex) stage_f
        (Bit#(2) stage, Vector#(64, Complex) stage_in);
  Vector#(64, Complex#(n)) stage_temp, stage_out;
   for (Integer i = 0; i < 16; i = i + 1)</pre>
    begin Bit#(2) stage
      Integer idx = i * 4;
      let twid = getTwiddle(stage, fromInteger(i));
      let y = bfly4(twid, stage_in[idx:idx+3]);
      stage_temp[idx] = y[0]; stage_temp[idx+1] = y[1];
      stage_temp[idx+2] = y[2]; stage_temp[idx+3] = y[3];
    end
  //Permutation
   for (Integer i = 0; i < 64; i = i + 1)
      stage out[i] = stage temp[permute[i]];
return(stage_out);
endfunction
```

should be done only when i=15

# Code for the Superfolded stage function

```
function Vector#(64, Complex) f
        (Bit#(6) stagei, Vector#(64, Complex) stage_in);
  let i = stagei `mod` 16;
  let twid = getTwiddle(stagei `div` 16, i);
  let idx = i*4;
  let y = bfly4(twid, stage_in[idx:idx+3]);
  let stage temp = stage in;
   stage\_temp[idx] = y[0];
                                            One Bfly-4 case
   stage temp[idx+1] = y[1];
   stage\_temp[idx+2] = y[2];
   stage\_temp[idx+3] = y[3];
  let stage out = stage temp;
  if (i == 15)
    for (Integer i = 0; i < 64; i = i + 1)
       stage_out[i] = stage_temp[permute[i]];
   return(stage out);
endfunction
```

## 802.11a Transmitter Overview



#### 802.11a Transmitter

[MEMOCODE 2006] Dave, Gerding, Pellauer, Arvind

| Design<br>Block | Lines of Code (BSV) | Relative<br>Area |
|-----------------|---------------------|------------------|
| Controller      | 49                  | 0%               |
| Scrambler       | 40                  | 0%               |
| Conv. Encoder   | 113                 | 0%               |
| Interleaver     | 76                  | 1%               |
| Mapper          | 112                 | 11%              |
| IFFT            | 95                  | 85%              |
| Cyc. Extender   | 23                  | 3%               |
|                 |                     |                  |

Complex arithmetic libraries constitute another 200 lines of code

## 802.11a Transmitter Synthesis results (Only the IFFT block is changing)

| IFFT Design                 | Area<br>(mm²) | Throughput<br>Latency<br>(CLKs/sym) | Min. Freq<br>Required |
|-----------------------------|---------------|-------------------------------------|-----------------------|
| Pipelined                   | 5.25          | 04                                  | 1.0 MHz               |
| Combinational               | 4.91          | 04                                  | 1.0 MHz               |
| Folded<br>(16 Bfly-4s)      | 3.97          | 04                                  | 1.0 MHz               |
| Super-Folded<br>(8 Bfly-4s) | 3.69          | 06                                  | 1.5 MHz               |
| SF(4 Bfly-4s)               | 2.45          | 12                                  | 3.0 MHz               |
| SF(2 Bfly-4s)               | 1.84          | 24                                  | 6.0 MHz               |
| SF (1 Bfly4)                | 1.52          | 48                                  | 12 MHZ                |

All these designs were done in less than 24 hours!

TSMC .18 micron; numbers reported are before place and route.

The

same

code

source

## Why are the areas so similar

- Folding should have given a 3x improvement in IFFT area
- <u>BUT</u> a constant twiddle allows low-level optimization on a Bfly-4 block
  - a 2.5x area reduction!

## Syntax: Vector of Registers

- Register
  - suppose x and y are both of type Reg. Then
    x <= y means x.\_write(y.\_read())</pre>
- Vector of Int
  - x[i] means sel(x,i)
  - x[i] = y[j] means x = update(x,i, sel(y,j))
- Vector of Registers
  - x[i] <= y[j] does not work. The parser thinks it means
    (sel(x,i).\_read).\_write(sel(y,j).\_read), which will not type
    check</pre>
  - (x[i]) <= y[j] parses as sel(x,i).\_write(sel(y,j).\_read), and works correctly

Don't ask me why