### IP Lookup: Application Requirements and concurrency issues

**Arvind** 

Computer Science & Artificial Intelligence Lab Massachusetts Institute of Technology

#### IP Lookup block in a router



#### Sparse tree representation



#### "C" version of LPM

```
int
Ipm (IPA ipa)
/* 3 memory lookups */
{ int p;
  /* Level 1: 16 bits */
  p = RAM [ipa[31:16]];
  if (isLeaf(p)) return value(p);
  /* Level 2: 8 bits */
  p = RAM [ptr(p) + ipa [15:8]];
  if (isLeaf(p)) return value(p);
  /* Level 3: 8 bits */
  p = RAM [ptr(p) + ipa [7:0]];
   return value(p);
   /* must be a leaf */
```



Not obvious from the C code how to deal with

- memory latency
- pipelining

Memory latency ~30ns to 40ns

- Must process a packet every 1/15 ms or 67 ns
- Must sustain 3 memory dependent lookups in 67 ns

## Longest Prefix Match for IP lookup: 3 possible implementation architectures

Rigid pipeline



Inefficient memory usage but simple design

Designer's Ranking:

Linear pipeline



Efficient memory usage through memory port replicator

Circular pipeline



Efficient memory with most complex control



Which is "best"?

# IP-Lookup module: Circular pipeline



- Completion buffer ensures that departures take place in order even if lookups complete out-of-order
- Since cbuf has finite capacity it gives out tokens to control the entry into the circular pipeline
- The fifo must also hold the "token" while the memory access is in progress: Tuple2#(Token,Bit#(16))

remainingIP

# Request-Response Interface for Synchronous Memory



```
interface Mem#(type addrT, type dataT);
    method Action req(addrT x);
    method Action deq;
    method dataT peek;
endinterface

Use a BSV wrapper to make a synchronous component latency- insensitive
```

#### Completion buffer

```
interface CBuffer#(type t);
  method ActionValue#(Token) getToken;
  method Action put(Token tok, t d);
  method ActionValue#(t) getResult;
endinterface
```

- Completion buffer is used to restore the order in which the processing of inputs was started
  - Tokens are given out in order, e.g., (1,2,3,...,16,1,2,...)
  - Data with a token can be put in any order in cbuf
  - Results are returned in the same order in which tokes were issued

## IP-Lookup module: Interface methods



```
module mkIPLookup(IPLookup);
instantiate cbuf, RAM and fifo
rule recirculate...;
method Action enter (IP ip);
Token tok <- cbuf.getToken;
ram.req(ip[31:16]);
fifo.enq(tuple2(tok,ip[15:0]));
endmethod
method ActionValue#(Msg) getResult();
let result <- cbuf.getResult;
return result;
endmethod
endmodule</pre>
```

### When can enter fire?

cbuf, ram &
fifo, each
has space
(is rdy)

#### Circular Pipeline Rules:



done? Is the
same as isLeaf

When can recirculate fire?

ram & fifo each has an element and ram and fifo, or cbuf has space

```
rule recirculate;
  match{.tok,.rip} = fifo.first;
  fifo.deq; ram.deq;
  if (isLeaf(ram.peek))
      cbuf.put(tok, ram.peek);
  else begin
      fifo.enq(tuple2(tok,(rip << 8)));
    ram.req(ram.peek + rip[15:8]);
  end
endrule</pre>
```

Requires simultaneous enq and deq in the same rule! Is this possible?

#### Performance

Can a new request enter the system when an old one is leaving?

No

Dead cycle

Is this worth worrying about?



```
rule recirculate;
  match{.tok,.rip} = fifo.first;
  fifo.deq; ram.deq;
  if (isLeaf(ram.peek))
       cbuf.put(tok, ram.peek);
  else begin
    fifo.enq(tuple2(tok,(rip << 8)));</pre>
    ram.req(ram.peek + rip[15:8]);
  end
endrule
                                         conflict
method Action enter (IP ip);
 Token tok <- cbuf.getToken;
 ram.req(ip[31:16]);
 fifo.enq(tuple2(tok,ip[15:0]));
endmethod
```

#### The Effect of Dead Cycles



#### Circular Pipeline

- RAM takes several cycles to respond to a request
- Each IP request generates 1-3 RAM requests
- FIFO entries hold base pointer for next lookup and unprocessed part of the IP address

What is the performance loss if "exit" and "enter" can't ever happen in the same cycle?

>33% slowdown!

Unacceptable

#### Dead Cycles

In general enter and recirculate conflict but when isLeaf(p) is true there is no apparent conflict!



```
rule recirculate;
  match{.tok,.rip} = fifo.first;
  fifo.deq; ram.deq;
  if (isLeaf(ram.peek))
       cbuf.put(tok, ram.peek);
endrule
method Action enter (IP ip);
 Token tok <- cbuf.getToken;</pre>
 ram.req(ip[31:16]);
 fifo.enq(tuple2(tok,ip[15:0]));
endmethod
```

#### Rule Spliting

```
rule foo;
   if (p) r1 <= 5;
   else r2 <= 7;
endrule

rule baz;
   r1 <= 9;
endrule</pre>
```

- rules foo and baz conflict
- rules fooF and baz do not and can be scheduled together

```
rule fooT if (p);
   r1 <= 5;
endrule
rule fooF if (!p);
   r2 <= 7;
endrule
rule baz;
   r1 <= 9;
endrule
```

### Splitting the recirculate rule

```
rule recirculate(!isLeaf(ram.peek));
  match{.tok,.rip} = fifo.first;
  fifo.enq(tuple2(tok,(rip << 8)));
  ram.req(ram.peek + rip[15:8]);
  fifo.deq; ram.deq;
endrule</pre>
```

```
rule exit (isLeaf(ram.peek));
   match{.tok,.rip} = fifo.first;
   cbuf.put(tok, ram.peek);
   fifo.deq; ram.deq;
endrule
```

This rule is valid only if enq and deq can be executed concurrently

```
method Action enter (IP ip);
Token tok <- cbuf.getToken;
ram.req(ip[31:16]);
fifo.enq(
    tuple2(tok,ip[15:0]));
endmethod</pre>
```

Rule exit and method enter can execute concurrently, if cbuf.put and cbuf.getToken can execute concurrently

## Concurrent FIFO methods pipelined FIFO

```
rule foo;
  f.enq (5); f.deq;
endrule
```

make implicit conditions explicit

 $\equiv$ 

```
rule foo (f.notFull && f.notEmpty);
  f.enq (5); f.deq;
endrule
```

Can foo be enabled?

- f.notFull can be calculated only after knowing if f.deq fires or not, i.e. there is a combinational path from enable of f.deq to f.notFull
- Firing condition for rule foo has to be independent of the body

## Concurrent FIFO methods CF FIFO

```
rule foo;
  f.enq (5); f.deq;
endrule
```

make implicit conditions explicit

 $\equiv$ 

```
rule foo (f.notFull && f.notEmpty);
  f.enq (5); f.deq;
endrule
```

Can foo be enabled?

- The firing condition for rule foo is independent of the body
- The FIFO in the IP lookup must therefore be CF

#### Two-Element FIFO

```
module mkCFFifo (Fifo#(2, Bit#(n)));
 Ehr#(2, Bit#(n)) da <- mkEhr(?);</pre>
  Ehr#(2, Bool) va <- mkEhr(False);</pre>
  Ehr#(2, Bit#(n)) db <- mkEhr(?);</pre>
                                                                dh da
  Ehr#(2, Bool) vb <- mkEhr(False);</pre>
 rule canonicalize (vb[1] && !va[1]);
      da[1] <= db[1]; va[1] <= True;</pre>
      vb[1] <= False; endrule</pre>
 method Action enq(Bit#(n) x) if (!vb[0]);
     db[0] <= x; vb[0] <= True;
                                                                  first
                                                            dea
                                                      ena
                                                                        cano
 endmethod
                                                            CF
                                                                   CF
                                                                          <
                                               enq
 method Action deq if (va[0]);
     va[0] <= False;</pre>
                                               deq
                                                       CF
                                                                          <
 endmethod
                                                       CF
                                                                  CF
                                               first
                                                                          <
 method Bit#(n) first if (va[0]);
     return da[0];
                                               cano
```

In any given cycle simultaneous enq and deq are permitted provided the FIFO is neither full nor empty

endmodule

enamethoa

#### Completion buffer: Implementation

- A circular buffer with two pointers iidx and ridx, and a counter cnt
- Each data element has a valid bit associated with it



```
module mkCompletionBuffer(CompletionBuffer#(t));
  Vector#(32, Reg#(Bool)) cbv <- replicateM(mkReg(False));
  Vector#(32, Reg#(t)) cbData <- replicateM(mkRegU());
  Reg#(Bit#(5)) iidx <- mkReg(0);
  Reg#(Bit#(5)) ridx <- mkReg(0);
  Reg#(Bit#(6)) cnt <- mkReg(0);
  rules and methods...
endmodule</pre>
```

#### Completion Buffer cont

```
method ActionValue#(Bit#(5)) getToken() if (cnt < 32);</pre>
  cbv[iidx] <= False;</pre>
  iidx <= (iidx == 31) ? 0 : iidx + 1;
                                                         iidx
  cnt <= cnt + 1;</pre>
  return iidx;
                                                         ridx
endmethod
                                                          cnt
method Action put(Token idx, t data);
                                                                        cbData
  cbData[idx] <= data;</pre>
  cbv[idx] <= True;</pre>
                                                            Concurrency
endmethod
                                                             properties?
method ActionValue#(t) getResult() if ((cnt > 0)&&(cbv[ridx]));
  cbv[ridx] <= False;</pre>
  ridx <= (ridx == 31) ? 0 : ridx + 1;
  cnt <= cnt - 1;</pre>
  return cbData[ridx];
endmethod
```

## Completion buffer Concurrency requirements

```
interface CBuffer#(type t);
  method ActionValue#(Token) getToken;
  method Action put(Token tok, t d);
  method ActionValue#(t) getResult;
endinterface
```

- For no dead cycles getToken, put and getResult must be able to execute concurrently
- If we make these methods CF then every thing will work concurrently, i.e. (enter CF exit), (enter CF getResult) and (exit CF getResult)
- However CF methods are hard to design. Suppose (getToken < put), (getToken < getResult) and (put < getResult) then (enter < exit), (enter < getResult) and (exit < getResult)</p>
- In fact, any ordering will work

## Longest Prefix Match for IP lookup: 3 possible implementation architectures

Rigid pipeline

Linear pipeline

Circular pipeline







Inefficient memory usage but simple design

Efficient memory usage through memory port replicator

Efficient memory with most complex control

Which is "best"?

#### Implementations of Static pipelines

Two designers, two results

| LPM versions               | Best Area<br>(gates) | Best Speed<br>(ns) |
|----------------------------|----------------------|--------------------|
| Static V (Replicated FSMs) | 8898                 | 3.60               |
| Static V (Single FSM)      | 2271                 | 3.56               |





#### Synthesis results

| LPM<br>versions | Code<br>size<br>(lines) | Best Area<br>(gates) | Best Speed (ns)  | Mem. util.<br>(random<br>workload) |
|-----------------|-------------------------|----------------------|------------------|------------------------------------|
| Static V        | 220                     | 2271                 | 3.56             | 63.5%                              |
| Static BSV      | 179                     | 2391 (5% larger)     | 3.32 (7% faster) | 63.5%                              |
| Linear V        | 410                     | 14759                | 4.7              | 99.9%                              |
| Linear BSV      | 168                     | 15910 (8% larger)    | 4.7 (same)       | 99.9%                              |
| Circular V      | 364                     | 8103                 | 3.62             | 99.9%                              |
| Circular BSV    | 257                     | 8170 (1% larger)     | 3.67 (2% slower) | 99.9%                              |

V=Verilog

Synthesis: TSMC 0.18 μm lib

- Bluespec results can match carefully coded Verilog
- Micro-architecture has a dramatic impact on performance
- Architecture differences are much more important than language differences in determining QoR