# ZITENG YANG

**Z** ziteng.yang@gatech.edu · **Q** Youngzt998 · **%** youngzt998.github.io/

#### **EDUCATION**

## Georgia Institute of Technology (Georgia Tech), Atlanta, GA, USA

Aug. 2021 – Present

Ph.D. student in Computer Science, School of Computer Science, Advised by Vivek Sarkar, GPA: 3.6 / 4.0

• Research Area: Program Logic & Certified Compilation, Formal Methods, Parallelism & Concurrency

Minor in Mathematics

## Shanghai Jiao Tong University (SJTU), Shanghai, China

Sept. 2017 - Jul. 2021

B.E. in Computer Science and Technology, Department of Computer Science and Engineering, GPA: 3.6 / 4.0

#### **PUBLICATIONS**

- Z. Yang, J. Shirako, V. Sarkar, Fully Verified Instruction Scheduling, OOPSLA'24 [Compiler Verification]
- **Z. Yang**, X. Yin and S. Li, Maximally permissive supervisor control of timed discrete-event systems under partial observation, in 21st IFAC World Congress, 2020 [Formal Control Theory]

# RESEARCH PROJECTS

# Verified Instruction Scheduling with a Flexible Verification Framework

2023 - 2024

Advisor: Vivek Sarkar, School of Computer Science, Georgia Tech.

- Formally build the foundation to verify instruction scheduling passes in the CompCert Certified Compiler which addresses the problem that existing approaches only implemented unverified schedulers with verified validators instead of direct verification
- Implemented a case study to prove the correctness of list scheduling based on the framework
- Achieved the first fully verified instruction scheduling pass in the verified compiler CompCert

## May-happen-in-parallel (MHP) Analysis for parallel programs

2022-2023

Advisor: Vivek Sarkar, School of Computer Science, Georgia Tech.

• Proposed, proved, and implemented O(V+E)-worst-case algorithm (previously  $O(V^3)$ ) for MHP analysis of parallel programs with async, finish, and atomic structures based on sub-problems of CFL-reachability

## **Verification-aided Compiler Optimization in the CompCert Compiler**

2020 - 2021

Advisor: Qinxiang Cao, John Hopcroft Center for Computer Science, SJTU.

- Designed an extended semantics & correctness framework for CompCert Certified Compiler to verify optimizations that use Hoare/Separation Logic assertions annotated in C program as a hint
- Formalized (in Coq) the correctness of the framework, i.e. any optimization that preserved the validity of assertions inside programs preserved the semantics simulation (program equivalence) relation.

## **Formal Control Theory of Timed Discrete-Event Systems**

Aug. 2018 – Oct. 2019

Advisor: Xiang Yin, Department of Automation, SJTU.

Field: Formal methods in Automata & Control Theory

• Designed an algorithm for synthesizing a safe and maximally-permissive supervisor for Timed Discrete Event System and formally proved its correctness, i.e. the language generated by the automata under such synthesized supervisor is safe yet maximal.

## TEACHING EXPERIENCE

**Teaching Assistant**, CS6390 Programming Languages, Georgia Tech, taught by *Vivek Sarkar* Spring 2023

• The foundational principles of programming languages

**Teaching Assistant**, CS4510 Automata and Complexity, Georgia Tech, taught by *Joseph Jaeger* Fall 2022

• Introduction to Computability: regular language & DFA/NFA, context-free language & PDA, Turning Machine, complexity theory (P/NP/co-NP., L/NL, co-NL)

**Teaching Assistant**, Discrete Mathematics (IEEE Honor Class), SJTU, taught by *Qinxiang Cao* Fall 2020

• First-order Logic (proof, semantics, and soundness), Set Theory as foundation of mathematics

**Teaching Assistant**, Discrete Mathematics (Zhiyuan Honor Class), SJTU, taught by *Xiang Yin* Fall 2020

• Logic and deduction, Graph Theory, Set Theory

# **SELECTED COURSES AND PROJECTS**

#### **Graduate Courses:**

2021 - Present, Georgia Tech

- Randomized Algorithms (ongoing)
- **Software Development Process** Object-oriented software engineering, unit test, UML, android/java development, group development, software refactoring
- Parallelizing Compilers, techniques for loop-level & instruction-level parallelism
- **High-Performance Computer Architecture**, with labs simulating CPU with bypassing, branch-prediction, super-scalar, out-of-order-execution, multi-level caches, DRAM, multi-processor, cache way-partition etc.
- Compiler Design, LLVM IR optimization techniques with labs and projects on compiler optimization
- Software Analysis and Testing, program analysis techniques, paper reviews and projects on static analysis
- [Minor in math] Measure Theory(= Real Analysis I), Algebra I (ongoing)

# **Selected Undergraduate Courses:**

2017 - 2021, SJTU

• Programming Languages, Computing Theory, Projects of Operating System, Linux Kernel, Cloud Computing, Database System etc. Technology

## Undergraduate Project: Interpreter for "SimPL" Programming Language

Spring 2020

• Implemented an interpreter (type inference/checking and evaluation) in Java for a simplified dialect of ML following given semantic specification using Java

#### SKILLS

#### **Programming Experiences:**

- Coq: long-term research projects on certified compiler and program logic
- C/C++: course and research projects (LLVM IR, Linux kernel, STL implementation, algorithm design)
- Java, Python: course projects (machine learning, small apps, etc.)

#### **Tools/Libraries:**

- LLVM IR
- CompCert Certified Compiler (an end-to-end formally verified C compiler)
- VST (Verified Software Tool-chian in Coq, a separation logic based verification tool for C programs)

## **HONORS AND AWARDS**

- Rongchang Scholarship for Science and Technology Innovation, Finalist, 10,000 CNY (10 finalists and 10 winners, university-wide per year)
- Undergraduate Excellence Scholarship, 500 CNY Third-class

2018