

#### **Analog Integrated Systems Design**

# Lecture 16 ADCs Comparison

#### Dr. Hesham A. Omran

Integrated Circuits Laboratory (ICL)
Electronics and Communications Eng. Dept.
Faculty of Engineering
Ain Shams University



16: ADCs Comparison

#### Time-Interleaved ADC



16: ADCs Comparison [Johns & Martin, 2012]

#### Time-Interleaved ADC

- A major limitation on the performance of time-interleaved converters is mismatch through the parallel signal paths in either their dc offset, gain, or sampling time.
  - dc offset that appears every 4 cycles will show as spur at fs/4
  - Gain errors mean that fin is multiplied (modulated) by a periodic signal



16: ADCs Comparison [Johns & Martin, 2012]

#### Time-Interleaved ADC

If offset/gain errors can be accurately quantified, such errors can be cancelled digitally



| Low-to-Medium Speed,        | Medium Speed,                           | High Speed,                                                     |
|-----------------------------|-----------------------------------------|-----------------------------------------------------------------|
| High Accuracy               | Medium Accuracy                         | Low-to-Medium Accuracy                                          |
| Integrating<br>Oversampling | Successive approximation<br>Algorithmic | Flash Two-step Interpolating Folding Pipelined Time-interleaved |

16: ADCs Comparison [Johns & Martin, 2012]



16: ADCs Comparison [M. Pelgrom, 2017]



16: ADCs Comparison [M. Pelgrom, 2017]



16: ADCs Comparison [M. Pelgrom, 2017]



16: ADCs Comparison [M. Pelgrom, 2017]

**10** 

### Walden FOM vs. Speed

- ☐ Slower architectures (e.g., SAR) have better energy efficiency (better FoM)
  - Time interleaving extends good efficiency to higher speeds



16: ADCs Comparison [Murmann's Survey]

## Schreier FOM vs. Speed

- Slower architectures (e.g., SAR) have better energy efficiency (better FoM)
  - Time interleaving extends good efficiency to higher speeds



16: ADCs Comparison [Murmann's Survey]

|                                     | FLASH (Parallel)                                                                          | SAR                                                                           | DUAL SLOPE<br>(Integrating ADC)                                                                            | PIPELINE                                                                                   | SIGMA DELTA                                                                                                                                                                          |
|-------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pick This Architecture if you want: | Ultra-High Speed when power consumption not primary concern?                              | •                                                                             | Monitoring DC signals,<br>high resolution, low<br>power consumption,<br>good noise<br>performance ICL7106. | High speeds, few Msps to 100+ Msps, 8 bits to 16 bits, lower power consumption than flash. | High resolution, low to<br>medium speed, no<br>precision external<br>components,<br>simultaneous<br>50Hz/60Hz rejection,<br>digital filter reduces<br>anti-aliasing<br>requirements. |
| Conversion Method                   | N bits - 2 <sup>N - 1</sup> Comparators Caps increase by a factor of 2 for each bit.      | Binary search<br>algorithm, internal<br>circuitry runs higher<br>speed.       | Unknown input voltage is integrated and value compared against known reference value.                      | Small parallel<br>structure, each stage<br>works on one to a few<br>bits.                  | Oversampling ADC,<br>5Hz to 60Hz rejection<br>programmable data<br>output.                                                                                                           |
| Encoding Method                     | Thermometer Code<br>Encoding                                                              | Successive<br>Approximation                                                   | Analog Integration                                                                                         | Digital Correction Logic                                                                   | Over-Sampling<br>Modulator, Digital<br>Decimation Filter                                                                                                                             |
| Disadvantages                       | Sparkle codes/metastability, high power consumption, large size, expensive.               | Speed limited to ~5Msps. May require anti-aliasing filter.                    | Slow Conversion rate.<br>High precision external<br>components required<br>to achieve accuracy.            | Parallelism increases<br>throughput at the<br>expense of power and<br>latency.             | Higher order (4th order<br>or higher) - multibit<br>ADC and multibit<br>feedback DAC.                                                                                                |
| Conversion Time                     | Conversion Time does not change with increased resolution.                                | Increases linearly with increased resolution.                                 | Conversion time doubles with every bit increase in resolution.                                             | Increases linearly with increased resolution.                                              | Tradeoff between data output rate and noise free resolution.                                                                                                                         |
| Resolution                          | Component matching typically limits resolution to 8 bits.                                 | Component matching requirements double with every bit increase in resolution. | Component matching does not increase with increase in resolution.                                          | Component matching requirements double with every bit increase in resolution.              | Component matching requirements double with every bit increase in resolution.                                                                                                        |
| Size                                | 2 <sup>N-1</sup> comparators, Die size and power increases exponentially with resolution. | Die increases linearly with increase in resolution.                           | Core die size will not materially change with increase in resolution.                                      | Die increases linearly with increase in resolution.                                        | Core die size will not materially change with increase in resolution.                                                                                                                |

#### References

- B. Murmann, "ADC Performance Survey 1997–20xx," Online: <a href="http://web.stanford.edu/~murmann/adcsurvey.html">http://web.stanford.edu/~murmann/adcsurvey.html</a>
- M. Pelgrom, Analog-to-Digital Conversion, Springer, 3<sup>rd</sup> ed., 2017.
- T. C. Carusone, D. Johns, and K. W. Martin, "Analog Integrated Circuit Design," 2<sup>nd</sup> ed., Wiley, 2012.
- Y. Chiu, EECT 7327, UTD.

16: ADCs Comparison 14

## Thank you!

16: ADCs Comparison 15