

THE AMERICAN
UNIVERSITY IN CAIRO
الجامعة الأمريكية بالقاهرة

#### CSCE 3301: COMPUTER ARCHITECTURE

Lecture 6: RISC-V Single Cycle Implementation (Continued)

Dr. Cherif Salama

Copyright notice: Some of these slides and figures are either reproduced or adapted from the references mentioned at end of the presentation

## BUILDING A DATAPATH

- Datapath
  - Elements that process data and addresses in the CPU
    - Registers, ALUs, mux's, memories, ...
- We will build a RISC-V datapath incrementally
  - Refining the overview design



## INSTRUCTION FETCH





## R-FORMAT INSTRUCTIONS

- Read two register operands
- Perform arithmetic/logical operation
- Write register result





## LOAD/STORE INSTRUCTIONS

- Read register operands
- Calculate address using 12-bit offset
  - Use ALU, but sign-extend offset
- Load: Read memory and update register
- Store: Write register value to memory



a. Data memory unit

b. Immediate generation unit



## BRANCH INSTRUCTIONS

- Read register operands
- Compare operands
  - Use ALU, subtract and check Zero output
- Calculate target address
  - Sign-extend displacement
  - Shift left | place (halfword displacement)
  - Add to PC value



## BRANCH INSTRUCTIONS





## COMPOSING THE ELEMENTS

- First-cut data path does an instruction in one clock cycle
  - Each datapath element can only do one function at a time
  - Hence, we need separate instruction and data memories
- Use multiplexers where alternate data sources are used for different instructions



#### R-TYPE/LOAD/STORE DATAPATH





#### FULL DATAPATH





## ALU CONTROL

#### ALU used for

- Load/Store: Function = add
- Branch: Function = subtract
- R-type: Function depends on opcode

| ALU control | Function |  |  |  |  |
|-------------|----------|--|--|--|--|
| 0000        | AND      |  |  |  |  |
| 0001        | OR       |  |  |  |  |
| 0010        | add      |  |  |  |  |
| 0110        | subtract |  |  |  |  |



## ALU CONTROL

- Assume 2-bit ALUOp derived from opcode
  - Combinational logic derives ALU control

| opcode | ALUOp | Operation    | funct7  | funct3 | ALU function | ALU control |
|--------|-------|--------------|---------|--------|--------------|-------------|
| lw     | 00    | load word    | XXXXXXX | XXX    | add          | 0010        |
| SW     | 00    | store word   | xxxxxx  | XXX    | add          | 0010        |
| beq    | 01    | branch equal | xxxxxx  | XXX    | subtract     | 0110        |
| R-type | 10    | add          | 0000000 | 000    | add          | 0010        |
|        |       | subtract     | 0100000 | 000    | subtract     | 0110        |
|        |       | AND          | 0000000 | 111    | AND          | 0000        |
|        |       | OR           | 0000000 | 110    | OR           | 0001        |



## THE MAIN CONTROL UNIT

Control signals derived from instruction

| Name          |                | Fields |       |        |               |        |  |  |  |
|---------------|----------------|--------|-------|--------|---------------|--------|--|--|--|
| (Bit position | 31:25          | 24:20  | 19:15 | 14:12  | 11:7          | 6:0    |  |  |  |
| (a) R-type    | funct7         | rs2    | rs1   | funct3 | rd            | opcode |  |  |  |
| (b) I-type    | immediate      | [11:0] | rs1   | funct3 | rd            | opcode |  |  |  |
|               |                | [      |       |        |               |        |  |  |  |
| (c) S-type    | immed[11:5]    | rs2    | rs1   | funct3 | immed[4:0]    | opcode |  |  |  |
|               |                |        |       |        | 0=170=7019    |        |  |  |  |
| (d) SB-type   | immed[12,10:5] | rs2    | rs1   | funct3 | immed[4:1,11] | opcode |  |  |  |

| ALI    | U <b>O</b> p | Funct7 field |              |               |              |              |              | Funct3 field |              |              |              |           |
|--------|--------------|--------------|--------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|-----------|
| ALUOpi | ALUOp0       | <b>I[31]</b> | <b>I[30]</b> | <b>I</b> [29] | <b>I[28]</b> | <b>I[27]</b> | <b>I[26]</b> | <b>I[25]</b> | <b>I[14]</b> | <b>I[13]</b> | <b>I[12]</b> | Operation |
| 0      | 0            | X            | X            | X             | X            | X            | X            | X            | X            | Χ            | Χ            | 0010      |
| X      | 1            | Х            | X            | Χ             | Χ            | X            | X            | Χ            | Χ            | Χ            | Χ            | 0110      |
| 1      | X            | 0            | 0            | 0             | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0010      |
| 1      | X            | 0            | 1            | 0             | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0110      |
| 1      | X            | 0            | 0            | 0             | 0            | 0            | 0            | 0            | 1            | 1            | 1            | 0000      |
| 1      | X            | 0            | 0            | 0             | 0            | 0            | 0            | 0            | 1            | 1            | 0            | 0001      |



## DATAPATH WITH CONTROL





## R-TYPE INSTRUCTION





## LOAD INSTRUCTION





# BEQ INSTRUCTION





#### PERFORMANCE ISSUES

- Longest delay determines clock period
  - Critical path: load instruction
  - Instruction memory → register file → ALU → data memory
     → register file
- Not feasible to vary period for different instructions
- Violates design principle
  - Making the common case fast
- We will improve performance by pipelining



#### REFERENCES

 David Patterson and John L. Hennessy, Computer Organization and Design: RISC-V Edition, Morgan Kaufmann, 2017

