# Digital Electronics

Dr. Md. Hasnat Kabir Associate Professor

Dept. of Information and Communication Eng.

## Review of Boolean algebra

- Just like Boolean logic
- Variables can only be I or 0
  - Instead of true / false

ict.up.ac.th/.../com\_ar/ppt/04-logic-gates.ppt

### Basic logic gates

- Not  $x \overline{x}$
- And  $\begin{array}{cccc} xy & xy \\ y & & \end{array}$
- Or  $y \longrightarrow x+y$   $y \longrightarrow x+y+z$
- Nand  $y = \sqrt{xy}$
- Nor  $y = \sqrt{X+y}$
- Xor  $y \longrightarrow x \oplus y$

Find the output of the following circuit



• Answer:  $(x+y)\overline{y}$ 

Find the output of the following circuit



Answer: x̄ȳ

- Write the circuits for the following Boolean algebraic expressions
- a)  $\overline{x}$ +y



- Write the circuits for the following Boolean algebraic expressions
- b)  $\overline{(x+y)}x$



# How to add binary numbers

• Consider adding two I-bit binary numbers x and y

$$0+0=0$$

$$\circ$$
 0+| = |

$$\circ$$
  $|+0 = |$ 

$$\circ$$
 |+| = |0

| X | У | Carry | Sum |
|---|---|-------|-----|
| 0 | 0 | 0     | 0   |
| 0 | 1 | 0     | 1   |
| 1 | 0 | 0     | 1   |
| 1 | 1 | 1     | 0   |

- Carry is x AND y L
- Sum is x XOR y
- The circuit to compute this is called a half-adder

#### Combinational Logic: Definition

 Combinational Logic is a logical circuit consists of logic gates whose outputs at any time are determined directly from the present combination of inputs without regard to previous inputs





3

# **Design Procedure**

- From Boolean function to logic diagram
- Steps for procedure:
- I.The problem is stated.
- 2. The number of available input variables and required output variables is determined.
- 3. The input and output variables are assigned letter symbols.

- 4. The truth table that defines the required relationships between inputs and outputs is derived.
- 5. The simplified Boolean function for output is obtained.
- 6. The logic diagram is drawn.

### Combinational vs. Sequential Logic



(a) Combinational

(b) Sequential

Output = f(In)

Output = f(In, Previous In)

In

#### Half Adder

- A combinational circuit that performs the addition of two bits is called a half adder.
- The truth table for the half adder is listed below:

Table 4-3 Half Adder

| x | у | С | S |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 0 |

$$S = x'y + xy'$$
  
 $C = xy$ 

S: Sum

C: Carry

### Implementation of Half-Adder





(a) 
$$S = xy' + x'y$$
  
 $C = xy$ 

(b) 
$$S = x \oplus y$$
  
 $C = xy$ 

#### Full-Adder

 One that performs the addition of three bits(two significant bits and a previous carry) is a full adder.

Table 4-4
Full Adder

| x   | y | Z | C | 5 |
|-----|---|---|---|---|
| 0   | 0 | 0 | 0 | O |
| O   | O | 1 | 0 | 1 |
| O   | 1 | O | 0 | 1 |
| O   | 1 | 1 | 1 | O |
| 1   | O | O | 0 | 1 |
| - 1 | O | 1 | 1 | O |
| 1   | 1 | 0 | 1 | O |
| 1   | 1 | 1 | 1 | 1 |

## Simplified Expressions



$$S = x'y'z + x'yz' + xy'z' + xyz$$



$$S = x'y'z + x'yz' + xy'z' + xyz$$
  
 $C = xy + xz + yz$ 

# Full adder implemented





### Another implementation

Full-adder can also implemented with two half adders and one OR gate (Carry Look-Ahead adder).

$$S = z \oplus (x \oplus y)$$
  
= z'(xy' + x'y) + z(xy' + x'y)'

$$C = z(xy' + x'y) + xy = xy'z + x'yz + xy$$



Fig: Implementation of Full Adder with Two Half Adders and an OR Gate



#### **A Half Subtractor Circuit**

- A half subtractor is a logical circuit that performs a subtraction operation on two binary digits.
- The half subtractor produces a difference and a borrow bit for the next stage.



|     | Symbol      |   | Truth Table |            |        |  |  |
|-----|-------------|---|-------------|------------|--------|--|--|
|     |             | Υ | X           | DIFFERENCE | BORROW |  |  |
| x   |             | 0 | 0           | 0          | 0      |  |  |
| Y - | ) = 1 Diff. | 0 | 1           | I          | 0      |  |  |
|     | Borrow      | 1 | 0           | I          | I      |  |  |
|     |             | I | I           | 0          | 0      |  |  |

## **Full Binary Subtractor**

- It has three inputs.
- The two single bit data inputs X (minuend) and Y (subtrahend) and an additional *Borrowin* (B-in) input to receive the borrow generated by the subtraction process from a previous stage as shown below.



 The full subtractor can also be thought of as two half subtractors connected together, with the first half subtractor passing its borrow to the second half subtractor as follows.



#### **Full Subtractor Truth Table**



- Then the Boolean expression for a full subtractor is as follows.
- For the **DIFFERENCE** (D) bit:
- which can be simplified too:
- D =  $(X \times XORY) \times XORB_{IN} = (X \oplus Y) \oplus B_{IN}$
- For the BORROW OUT (BOUT) bit:
- $\bullet \ \mathsf{B}_{\mathsf{OUT}} = (\bar{X}.\,\bar{Y}.\mathsf{B}_{\mathsf{IN}}) + (\bar{X}.\mathsf{Y}.\bar{B}_{\mathsf{IN}}) + (\bar{X}.\mathsf{Y}.\mathsf{B}_{\mathsf{IN}}) + (\bar{X}.\mathsf{Y}.\mathsf{B}_{\mathsf{IN}}) + (\mathsf{X}.\mathsf{Y}.\mathsf{B}_{\mathsf{IN}})$
- which will also simplify too:
- $B_{OUT} = X ANDY OR (\overline{X X OR Y}) B_{IN} = \overline{X}.Y + (\overline{X \oplus Y}) B_{IN}$

# **Analysis procedure**

- To obtain the output Boolean functions from a logic diagram, proceed as follows:
- Label all gate outputs that are a function of input variables with arbitrary symbols. Determine the Boolean functions for each gate output.
- 2. Label the gates that are a function of input variables and previously labeled gates with other arbitrary symbols. Find the Boolean functions for these gates.

# Analysis procedure

- 3. Repeat the process outlined in step 2 until the outputs of the circuit are obtained.
- 4. By repeated substitution of previously defined functions, obtain the output Boolean functions in terms of input variables.

## Binary parallel adder

This is also called Ripple Carry Adder, because of the construction with full adders are connected in cascade.

| Subscript i: | 3 | 2 | 1 | 0 | Coll II   |
|--------------|---|---|---|---|-----------|
| Input carry  | 0 | 1 | 1 | 0 | $C_i$     |
| Augend       | 1 | 0 | 1 | 1 | $A_i$     |
| Addend       | 0 | 0 | 1 | 1 | $B_i$     |
| Sum          | 1 | 1 | 1 | 0 | $S_{i}$   |
| Output carry | 0 | 0 | 1 | 1 | $C_{i+1}$ |



Fig. 4-9 4-Bit Adder

#### Decimal adder

BCD adder can't exceed 9 on each input digit. K is the carry.

Table 4-5
Derivation of BCD Adder

| Decima |                | Binary Sum BCD Sum |    |    |   |       |                |                | Binary Sum       |   |  |  |  |
|--------|----------------|--------------------|----|----|---|-------|----------------|----------------|------------------|---|--|--|--|
|        | S <sub>1</sub> | S2                 | 54 | S8 | С | $Z_1$ | Z <sub>2</sub> | Z <sub>4</sub> | K Z <sub>8</sub> |   |  |  |  |
| 0      | 0              | 0                  | 0  | 0  | O | 0     | 0              | O              | O                | 0 |  |  |  |
| 1      | 1              | O                  | O  | 0  | 0 | 1     | O              | O              | O                | 0 |  |  |  |
| 2      | O              | 1                  | O  | 0  | O | O     | 1              | O              | O                | 0 |  |  |  |
| 3      | 1              | 1                  | O  | O  | 0 | 1     | 1              | O              | O                | 0 |  |  |  |
| 4      | O              | O                  | 1  | 0  | 0 | 0     | O              | 1              | O                | 0 |  |  |  |
| 5      | 1              | O                  | 1  | 0  | O | 1     | O              | 1              | O                | 0 |  |  |  |
| 6      | O              | 1                  | 1  | O  | O | O     | 1              | 1              | O                | 0 |  |  |  |
| 7      | 1              | 1                  | 1  | 0  | O | 1     | 1              | 1              | 0                | 0 |  |  |  |
| 8      | 0              | 0                  | 0  | 1  | 0 | 0     | 0              | O              | 1                | 0 |  |  |  |
| 9      | 1              | O                  | O  | 1  | O | 1     | O              | O              | 1                | 0 |  |  |  |
| 10     | 0              | 0                  | 0  | 0  | 1 | 0     | 1              | 0              | 1                | 0 |  |  |  |
| 11     | 1              | 0                  | 0  | 0  | 1 | 1     | 1              | O              | 1                | 0 |  |  |  |
| 12     | O              | 1                  | 0  | 0  | 1 | 0     | O              | 1              | 1                | 0 |  |  |  |
| 13     | 1              | 1                  | O  | O  | 1 | 1     | O              | 1              | 1                | 0 |  |  |  |
| 14     | O              | 0                  | 1  | 0  | 1 | 0     | 1              | 1              | 1                | 0 |  |  |  |
| 15     | 1              | 0                  | 1  | 0  | 1 | 1     | 1              | 1              | 1                | 0 |  |  |  |
| 16     | O              | 1                  | 1  | O  | 1 | 0     | O              | O              | O                | 1 |  |  |  |
| 17     | 1              | 1                  | 1  | 0  | 1 | 1     | O              | O              | 0                | 1 |  |  |  |
| 18     | O              | 0                  | 0  | 1  | 1 | 0     | 1              | O              | 0                | 1 |  |  |  |
| 19     | 1              | O                  | O  | 1  | 1 | 1     | 1              | O              | O                | 1 |  |  |  |

#### Rules of BCD adder

- When the binary sum is greater than 1001, we obtain a non-valid BCD representation.
- The addition of binary 6(0110) to the binary sum converts it to the correct BCD representation and also produces an output carry as required.
- To distinguish them from binary 1000 and 1001, which also have a I in position  $Z_8$ , we specify further that either  $Z_4$  or  $Z_2$  must have a I.

$$C = K + Z_8Z_4 + Z_8Z_2$$

#### Implementation of BCD adder

- A decimal parallel adder that adds n decimal digits needs a BCD adder stages.
- The output carry from one stage must be connected to the input carry of the next higher-order stage.



Fig. 4-14 Block Diagram of a BCD Adder

A magnitude comparator is a combinational circuit that compares two numbers A & B to determine whether: A
 B, or A = B, or A < B</li>

#### **Decoders**

- The decoder is called n-to-m-line decoder, where m≤2<sup>n</sup>.
- the decoder is also used in conjunction with other code converters such as a BCD-toseven\_segment decoder.
- 3-to-8 line decoder: For each possible input combination, there are seven outputs that are equal to 0 and only one that is equal to 1.

#### Implementation and truth table



Fig. 4-18 3-to-8-Line Decoder

Table 4-6
Truth Table of a 3-to-8-Line Decoder

| Inputs |   |   | uts Outputs |    |    |                |                |    |                |                |
|--------|---|---|-------------|----|----|----------------|----------------|----|----------------|----------------|
| X      | y | ı | Do          | D1 | 02 | D <sub>3</sub> | D <sub>4</sub> | Ds | D <sub>6</sub> | D <sub>7</sub> |
| 0      | 0 | 0 | 1           | 0  | 0  | 0              | 0              | 0  | 0              | 0              |
| 0      | 0 | 1 | 0           | 1  | 0  | 0              | 0              | 0  | 0              | 0              |
| 0      | 1 | 0 | 0           | 0  | 1  | 0              | 0              | 0  | 0              | 0              |
| 0      | 1 | 1 | 0           | 0  | 0  | 1              | 0              | 0  | 0              | 0              |
| 1      | 0 | 0 | 0           | 0  | 0  | 0              | 1              | 0  | 0              | 0              |
| ١      | 0 | 1 | 0           | 0  | 0  | 0              | 0              | 1  | 0              | 0              |
| 1      | 1 | 0 | 0           | 0  | 0  | 0              | 0              | 0  | 1              | 0              |
| 1      | 1 | 1 | 0           | 0  | 0  | 0              | 0              | 0  | 0              | 1              |

## Decoder with enable input

- Some decoders are constructed with NAND gates, it becomes more economical to generate the decoder minterms in their complemented form.
- As indicated by the truth table, only one output can be equal to 0 at any given time, all other outputs are equal to 1.



| $\boldsymbol{E}$ | $\boldsymbol{A}$ | B | $D_0$ | $D_1$ | $D_2$ | $D_3$ |
|------------------|------------------|---|-------|-------|-------|-------|
| 1                | X                | X | 1     | 1     | 1     | 1     |
| O                | O                | O | 0     | 1     | 1     | 1     |
| O                | O                | 1 | 1     | 0     | 1     | 1     |
| O                | 1                | O | 1     | 1     | O     | 1     |
| O                | 1                | 1 | 1     | 1     | 1     | O     |

(a) Logic diagram

(b) Truth table

#### Encoders

- An encoder performs the inverse operation of a decoder.
- ❖ It has 2<sup>n</sup> inputs, and n output lines.
- Only one input can be logic 1 at any given time (active input). All other inputs must be 0's.
- Output lines generate the binary code corresponding to the active input.



#### **Encoders**

Table 4-7
Truth Table of Octal-to-Binary Encoder

| Inpu  | uts   | 14    |       |       |       |       |       | Out | puts |   |
|-------|-------|-------|-------|-------|-------|-------|-------|-----|------|---|
| $D_0$ | $D_1$ | $D_2$ | $D_3$ | $D_4$ | $D_5$ | $D_6$ | $D_7$ | x   | У    | z |
| 1     | 0     | 0     | 0     | 0     | O     | O     | 0     | O   | O    | 0 |
| 0     | 1     | O     | O     | O     | 0     | O     | 0     | O   | O    | 1 |
| 0     | O     | 1     | O     | O     | 0     | O     | O     | O   | 1    | 0 |
| 0     | O     | 0     | 1     | 0     | 0     | 0     | 0     | 0   | 1    | 1 |
| 0     | O     | 0     | 0     | 1     | 0     | 0     | 0     | 1   | O    | 0 |
| 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 1   | O    | 1 |
| 0     | O     | 0     | 0     | O     | O     | 1     | 0     | 1   | 1    | 0 |
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1   | 1    | 1 |

$$z = D_1 + D_3 + D_5 + D_7$$
  
 $y = D_2 + D_3 + D_6 + D_7$   
 $x = D_4 + D_5 + D_6 + D_7$ 

