

Single Cycle RISC-V datapath and Control University of California Irvine

28763963 Yuki Hayashi 79364141 David Tiao

### Introduction

The goal of this assignment is to implement the new instruction in SystemVerilog. For this processor implementation, we will be incorporating Integer Computational Instructions, Register Immediate Instructions, Register-Register Instructions, Control Transfer, and Load/Store instructions. In addition, there will be conditional branching support (B-Type instructions) and Unconditional Jumps (J-Type format). The following table is the new instruction set.

## **Block Diagram & Explanations**

### The entire design

This is our new RISC-V design. For implementing the new instructions, multiple modules are added to the previous one: branh\_frag, u\_mux, br\_mux, jump\_mux, jumpr\_mux, pc\_mux, and an adder. Also, some files are modified to connect these new modules: immediate generator, ALU, ALU controller, Controller, DataMemoery, and Datapath.



How we have implemented the new instructions (module): Immediate Generator

added: U-type (LUI, AUIPC), J-type(JAL, JALR), B-type immediate generator

To implement all instructions of different types of the datapath, the first modification is to add U-type, J-type, and B-type immediate generator in the imm\_gen.sv. By using the case statement, the program receives the 32-bit instruction codes and looks up the last 7-bit numbers to determines the types of instructions. Then, it returns the immediate-generated numbers as Imm\_out.

```
7'b0000011 /*I-type load*/ :
    Imm_out = {inst_code[31]? {20{1'b1}}:{20{1'b0}} , inst_code[31:20]};
7'b0010011 /*I-type addi*/ :
    Imm_out = {inst_code[31]? {20{1'b1}}:{20{1'b0}} , inst_code[31:20]};
7'b0100011 /*S-type*/ :
    Imm_out = {inst_code[31]? {20{1'b1}}:{20{1'b0}} , inst_code[31:25], inst_code[11:7]};
7'b0110111/*U-type LUI*/ :
    Imm_out = {inst_code[31]? {20{1'b1}}:{20{1'b0}} , inst_code[30:20], inst_code[19:12], 12'b0};
7'b010111/*U-type AUIFC*/ :
    Imm_out = {inst_code[31]? {20{1'b1}}:{20{1'b0}} , inst_code[30:20], inst_code[19:12], 12'b0};
7'b1101111/*JAL*/:
    Imm_out = {inst_code[31]? {20{1'b1}}:{20{1'b0}} , inst_code[19:12], inst_code[20], inst_code[30:25], inst_code[24:21], 1'b0};
7'b1100111/*JAL*/:
    Imm_out = {inst_code[31]? {20{1'b1}}:{20{1'b0}} , inst_code[31:20]};
7'b1100011/*B-type*/:
    Imm_out = {inst_code[31]? {20{1'b1}}:{20{1'b0}} , inst_code[7], inst_code[30:25], inst_code[11:8], 1'b0};
default :
    Imm_out = {32'b0};
```

#### <u>ALU</u>

added: SLL, SRL, SRA, SLT, SLTU

In the ALU.sv, the new instructions are added: SLL, SRL, SRA, SLT, SLTU. This module does the calculation depending on the 4-bit input. We assigned those new operation bits to determine what ALU has to be operated.



#### **ALUController**

chooses the control signal and modify the operation depending on the signal

To send the correct control signal to ALU, ALUController.sv needs to be modified. The ALU controller receives the 2-bit ALUOp, 7-bit Funct7, 3-bit Funct3. These inputs are used to assign 4-bit operations for each instruction, which will be sent to the ALU.sv to do the ALU calculation.

```
Operation[0]=(
                              ( (ALUOp==2'b10) && (Funct7==7'b0100000) && (Funct3==3'b000) ) | | //sub
                              ( (ALUOp=2'b10) && (Funct7=7'b0000000) && (Funct3=3'b110) ) |//or
                              ( (ALUOp==2'b10) && (Funct7==7'b00000000) && (Funct3==3'b001) ) | | //s11
                              ( (ALUOp==2'b10) && (Funct7==7'b0100000) && (Funct3==3'b101) ) | | //sra
                              ( (ALUOp==2'b10) && (Funct7==7'b00000000) && (Funct3==3'b011) ) //sltu
//and, or, srl, sra
assign Operation[1]=(
                              ((ALUOp==2'b10) && (Funct7==7'b00000000) && (Funct3==3'b111)) ||//and
                              ((ALUOp==2'b10) && (Funct7==7'b0000000) && (Funct3==3'b110)) ||//or
((ALUOp==2'b10) && (Funct7==7'b0000000) && (Funct3==3'b101)) ||//srl
                              ((ALUOp==2'b10) && (Funct7==7'b0100000) && (Funct3==3'b101)) //sra
assign Operation[2]=(
                              ((ALUOp==2'b10) && (Funct7==7'b0000000) && (Funct3==3'b100)) || //xor
((ALUOp==2'b10) && (Funct7==7'b0000000) && (Funct3==3'b001)) || //s11
((ALUOp==2'b10) && (Funct7==7'b0000000) && (Funct3==3'b101)) || //sr1
((ALUOp==2'b10) && (Funct7==7'b0100000) && (Funct3==3'b101)) //sra
assign Operation[3]=(
                              ((ALUOp==2'b10) && (Funct7==7'b00000000) && (Funct3==3'b010)) ||//slt
                              ((ALUOp==2'b10) && (Funct7==7'b0000000) && (Funct3==3'b011))//sltu
```

#### Controller

assigned each control signal bit depending on the opcode.

To implement this control signal assignment, first of all, we added new signal bits (LUI, JAL, JALR, AUIPC, beq, Branch, JumpMux, Umux, PCMux).

|                 |             |          | C  | ontrol Sig | gnal |     |     |      |       |
|-----------------|-------------|----------|----|------------|------|-----|-----|------|-------|
| input or output | signal name | R-format | Id | sd         | beq  | LUI | JAL | JALR | AUIPO |
| input           | 1[6]        | 0        | 0  | 0          | 1    | 0   | 0   | 1    | 1     |
|                 | 1[5]        | 1        | 0  | 1          | 1    | 1   | 0   | 1    | 1     |
|                 | 1[4]        | 1        | 0  | 0          | 0    | 1   | 1   | 0    | 0     |
|                 | 1[3]        | 0        | 0  | 0          | 0    | 0   | 0   | 1    | 0     |
|                 | 1[2]        | 0        | 0  | 0          | 0    | 1   | 1   | 1    | 1     |
|                 | I[1]        | 1        | 1  | 1          | 1    | 1   | 1   | 1    | 1     |
|                 | 1[0]        | 1        | 1  | 1          | 1    | 1   | 1   | 1    | 1     |
| output          | ALUSrc      | 0        | 1  | 1          | 0    | 0   | 0   | 0    | 0     |
|                 | MemtoReg    | 0        | 1  | ×          | ×    | 0   | 0   | 0    | 0     |
|                 | RegWrite    | 1        | 1  | 0          | 0    | 1   | 0   | 0    | 0     |
|                 | MemRead     | 0        | 1  | 0          | 0    | 0   | 0   | 0    | 0     |
|                 | MemWrite    | 0        | 0  | 1          | 0    | 0   | 1   | 1    | 1     |
|                 | Branch      | 0        | 0  | 0          | 1    | 0   | 0   | 0    | 0     |
|                 | ALUOp1      | 1        | 0  | 0          | 0    | 0   | 0   | 0    | 0     |
|                 | ALUOp0      | 0        | 0  | 0          | 1    | 0   | 0   | 0    | 0     |
|                 | JumpMux     | 0        | 0  | 0          | 0    | 0   | 1   | 1    | 0     |
|                 | Umux        | 0        | 0  | 0          | 0    | 0   | 0   | 0    | 1     |
|                 | PCMux       | 0        | 0  | 0          | 0    | 0   | 1   | 1    | 0     |

In this module, each control signal 7-bit is assigned as variables. Then, those variables are assigned if the given opcode matches the 7-bit input opcode.

```
[6:0] R_TYPE, LW, SW, RTypeI, BR, LUI, AUIPC, JAL, JALR;
         R_TYPE = 7'b0110011;

LW = 7'b0000011;

SW = 7'b0100011;
      gn LW
         SW
    sign RTypeI = 7'b0010011; //addi,ori,andi
                 = 7'b1100011;
         BR
  ssign LUI = 7'b0110111;
       m AUIPC = 7'b0010111;
 assign JAL = 7'b1101111;
assign JALR = 7'b1100111;
assign ALUSrc = (Opcode==LW || Opcode==SW || Opcode==AUIPC || Opcode==RTypeI || Opcode==LUI );
 sign MemtoReg = (Opcode==LW);
      RegWrite = (Opcode==R_TYPE || Opcode==LW || Opcode==LUI || Opcode==RTypeI || Opcode== JAL || Opcode==JALR);
      MemRead = (Opcode==LW);
MemWrite = (Opcode==SW);
    m Branch = (Opcode==BR);
      JumpMux = (Opcode==JAL || Opcode==JALR);
      Umux = (Opcode==AUIPC);
      PCMux
              = (Opcode==JAL || Opcode==JALR);
      JumpRMux = (Opcode==JALR);
ssign ALUOp[0] = (Opcode==BR);
     n ALUOp[1] = (Opcode==RTypeI || R_TYPE);
```

#### **DataMemory**

split the address to implement for LB, LBU, LH, LHU, LW, SB, SH, SW

To implement LB, LH, SB, SH, the address of mem is extended 4 times to handle different size of the address. In the save and load part, the funct3 input determines to handle binary, half or word. For load half and binary, sign extended bits are concatenated as needed.

### **DataPath**

connect everything

### How we have implemented special instructions:

### **U-type**

### LUI (load upper immediate)

places the immediate value to the top 20 bits of rd and fill in the lowest 12 bits with zeros.

### AUIPC (add upper immediate to pc)

forms 32 bits offset from 20-bit immediate, fills in the lowest 12 bits with zeros, add this offset to the pc and places the result in rd.



These two u type operations are implemented by using u-mux place between register and ALU. The mux gets input1 from pc, input2 from the register, and a control signal(U\_mux) from the controller.

### **Branch**

compares rs1 and rs2 are equal, unequal, greater than or equal, less than and takes to the destination(pc+4 + immediate) if they are true.



### Screenshot of the waveform



# **Synthesis**

Critical path length Critical path slack Area

Power report

| Timing Path Group 'clk'   |       |
|---------------------------|-------|
|                           |       |
| Levels of Logic:          | 20.00 |
| Critical Path Length:     | 9.58  |
| Critical Path Slack:      | 0.41  |
| Critical Path Clk Period: | 10.00 |
| Total Negative Slack:     | 0.00  |
| No. of Violating Paths:   | 0.00  |
| Worst Hold Violation:     | 0.00  |
| Total Hold Violation:     | 0.00  |
| No. of Hold Violations:   | 0.00  |
|                           |       |

| Area                                                                                                                             |                                               |
|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| Combinational Area: Noncombinational Area: Buf/Inv Area: Total Buffer Area: Total Inverter Area: Macro/Black Box Area: Net Area: | 6994.043106<br>724.310403<br>410.19<br>314.12 |
| Cell Area:                                                                                                                       | 68011.232826<br>74818.535006                  |
| Design Rules Total Number of Nets: Nets With Violations: Max Trans Violations: Max Cap Violations:                               | 5363<br>7<br>0<br>7                           |

| Hierarchy                    | Switch<br>Power | Int<br>Power | Lea <b>k</b><br>Power | Total<br>Power | 96    |
|------------------------------|-----------------|--------------|-----------------------|----------------|-------|
| riscv                        | 30.322          | 737.353      | 1.28e+10              | 1.35e+04       | 100.0 |
| dp (Datapath)                | 30.406          | 737.087      | 1.28e+10              | 1.35e+04       | 99.8  |
| data mem (datamemory)        | 0.109           | 27.613       | 1.48e+04              | 27.737         | 0.2   |
| brmuxPlus4 (adder WIDTH32 1) | N/A             | 0.849        | 1.04e+08              | 103.525        | 0.8   |
| brmux (mux2_WIDTH32_1)       | 0.396           | 0.753        | 5.75e+07              | 58.653         | 0.4   |
| bradder (adder_WIDTH32_2)    | N/A             | 1.234        | 9.38e+07              | 94.644         | 0.7   |
| alu_module (alu)             | 7.040           | 21.606       | 1.21e+09              | 1.24e+03       | 9.2   |
| srcbmux (mux2_WIDTH32_2)     | 1.675           | 0.537        | 1.99e+07              | 22.097         | 0.2   |
| <pre>Ext_Imm (imm_Gen)</pre> | 1.010           | 0.285        | 4.09e+07              | 42.222         | 0.3   |
| umux (mux2_WIDTH32_0)        | 2.062           | 0.502        | 3.67e+07              | 39.286         | 0.3   |
| rf (RegFile)                 | 14.265          | 660.229      | 1.07e+10              | 1.14e+04       | 84.0  |
| pcreg (flopr_WIDTH32)        | 1.236           | 18.643       | 2.68e+08              | 287.467        | 2.1   |
| pcadd (adder_WIDTH32_0)      | N/A             | 1.001        | 9.09e+07              | 91.568         | 0.7   |