## Yuyang Hsieh

ID: 2021775024

- 1: Answer the following about the shown gate:
- a. Describe the function of the gate.
- b. Size the transistors of the gate so it has equal worst-case drive to a unit inverter where Wp = 2Wn.
- c. Using the Elmore delay method, calculate the worst-case parasitic *pull-up* delay of the gate when there is no load connected.
- d. Using the Elmore delay method, calculate the worst-case parasitic *pull-down* delay of the gate when there is no load connected.
- e. Using the Elmore delay method, calculate the worst-case pullup and pull-down delays of the gate when it is driving four unit-inverters.
- f. Calculate the logical effort at inputs a, b, c, and d and explain why they are different.



മ



b)



 $\frac{R}{k} * \frac{R}{K} * \frac{R}{K} = R$ 

K=3

unit cmos inverter

A 
$$\sqrt{\frac{2}{A}}$$
  $\sqrt{A}$   $\sqrt{\frac{2}{A}}$   $\sqrt{\frac{2}{$ 

(ت

Elmore Delay

$$t_{p,1} = \underset{i=1}{\overset{\circ}{\sum}} R_{i} C_{i} \overset{\circ}{\underset{i=1}{\overset{\circ}{\sum}}} R_{i}$$

Propogation Sum resister in series





d)

$$\frac{R}{3C(\frac{R}{3})+3C(\frac{R}{3})} + \frac{4R}{3C(\frac{R}{3})} + \frac{4R}{6C(\frac{R}{3})} + \frac{4R}{6C(\frac{R}{3})}$$

$$= \frac{1}{12} + \frac{1}{12} +$$

e)



14RC+ 7RG = 2/RG

(۴

g = Cin gate / cin invertor

$$g_{A} = \frac{2+3}{3} = \frac{5}{3}$$

$$9_0 = \frac{3+4}{3} - \frac{7}{3}$$

1 logic effort Tresistance

2: In some systems a clock is used to drive a large number of transistors synchronously. In the shown RC clock system, the gates of N transistors are connected in parallel via resistive interconnect which has a resistance Ri between each pair of gates. If  $R_i=6~\Omega$  and  $C_a=1.3fF$ :

- a. Calculate the delay of the circuit when N = 3 (as shown) using Elmore delay.
- b. Calculate the delay for arbitrary N.
- c. How does the delay scale with N?
- d. What effect would this have on maximum clock frequency?
- e. Would all capacitors in the circuit receive the same amount of current?
- f. Would there be a difference in the timing of the charging of the capacitors?
- g. Instead of the linear arrangement of these transistor gates, can you think of alternatives that would mitigate drive strength, timing, and delay issues that could arise?



$$T = \sum_{i=1}^{N} R_{i}C_{i} = (C_{3} \cdot R_{i}) + (C_{3} \cdot 2R_{i}) + (C_{3} + 3R_{i})$$

$$= 1.3(6) + (1.3)(6x2) + (1.3)(6x3) = \boxed{46.8 \text{ RC}}$$

$$T = R_{\lambda} \cdot C_{g} \cdot \sum_{K=1}^{N} k$$

$$\geq \sum_{K=1}^{N} K = \frac{N(N+1)}{2}$$

k is the position index (1 to N)

A larger delay reduces the max clock freq fork

e) No,

The first capacitor in the chain charge more quickly,

as the driving resistance is lower. Luter capacitors
have higher resistance; causing a time-dependent

Variation in current

- capacitor closer to the clock source charge faster due to lower resistance

  capacitors fartner away have slower charging due

  to higher comulative resistance, causing skow
  in the charging time
- G) Alterate to Mitigate issue

  1. Tree structures instead of linear can minimize delay

  distribute evenly
  - Z insert buffer between groups of gotes can reduce resistive delay

    3, lower resistance
  - 4. Pivide the clock distribution theo smaller segments

- 3: The path marked in the blue dashed line is the critical path of the circuit (the path with the longest delay). Because of this, we want to minimize the delay on this path. The input inverter has already been sized such that the input load see's  $9\lambda$  worth of capacitance, and the output load is  $24\lambda$  (hint follow the steps in example 4.13):
- a. Using the logical effort method, find G, H, B, F, and f.
- Calculate the parasitic delay for each gate based on table 4.3.
   And compute P.
- c. Calculate the minimum delay D of the circuit.
- d. Based on your results from part *a*, calculate the drives *x* and *y* and size the transistors in each gate to achieve the circuit with the minimum delay.
- e. Verify you have achieved the minimum delay by calculating the delay for each gate.





TABLE 4.2 Logical effort of common gates

| Gate Type             | Number of Inputs |      |          |              |          |
|-----------------------|------------------|------|----------|--------------|----------|
|                       | 1                | 2    | 3        | 4            | п        |
| inverter              | 1                |      |          |              |          |
| NAND                  |                  | 4/3  | 5/3      | 6/3          | (n+2)/3  |
| NOR                   |                  | 5/3  | 7/3      | 9/3          | (2n+1)/3 |
| tristate, multiplexer | 2                | 2    | 2        | 2            | 2        |
| XOR, XNOR             |                  | 4, 4 | 6, 12, 6 | 8, 16, 16, 8 |          |

G=(1) 
$$\left(\frac{4}{3}\right)\left(\frac{9}{3}\right) = \frac{36}{3} = 12$$

H=  $\frac{24}{9} = \frac{8}{3}$ 

B=76bi = Coff path + Con path  $\frac{X+X}{X} = 2$   $\frac{3X+X}{X} = 4$ 

$$F = GBH = (4)(\frac{8}{5})(8) = 256$$
  
 $f = \sqrt[3]{25} = 6.39$ 

$$\frac{X+X}{X} = 2$$
  $\frac{3X+X}{X} = 4$ 

L) 
$$P = 1 + 2 + 3 = 6$$
  
c)  $D = N(GB.H) + P$   
 $N = 3 \text{ stages}$ 
 $3(256)^{\frac{1}{3}} + 6 = 5$ 

$$f = 3.h$$

$$= 9. \frac{cout}{cin}$$

$$= \frac{9}{3} \cdot \frac{24}{1} \Rightarrow Y = \frac{9}{3} \cdot \frac{24}{4} \cdot \frac{24}{4(6.34)}$$

$$Y = 11.35$$

$$6.34 = \frac{4}{3} \cdot \frac{(11.35)^{2}}{x} \Rightarrow X = \frac{4}{3} \cdot \frac{22.7}{6.34}$$

$$= 4.77$$

$$6.74 = 1 \cdot \frac{4.71}{3} \Rightarrow Z = 1 \cdot \frac{14.3}{6.34}$$



= 2,25 = Should be 9 not save why it is 2,25

c) 
$$d_{1} = 1 \times \frac{14.31}{2.25} + 1 = 7.54$$

$$d_{2} = \frac{4}{3} \cdot \frac{22.7}{9.77} + 2 = 8.54$$

$$d_{3} = \frac{9}{3} \cdot \frac{24}{1.35} + 4 = 10.34$$

4: You have a unit inverter and you need to drive 100 unit-sized loads. Find the optimal number of inverters (including the unit inverter) to minimize delay including parasitics as listed in table 4.3, and size the inverters appropriately.

n 
$$h = \sqrt{100}$$
  $D = n.(h+1)$   
 $2 \sqrt{100} = 10$   $2(10+1) = 22$   
 $3 \sqrt{100} = 4.64$   $3(4.64+1) = 16.42$   
 $4 \sqrt{100} = 3.16$   $4(3.16+1) = 16.64$   $\sqrt{5}$   
 $5 \sqrt{100} = 2.51$   $5(2.51+1) = 17.55$ 

Stage 4 
$$5i7e = 100$$
  $h = \sqrt{100}$ 

Stage 3  $5i7e = 100 = \frac{100}{8.16} = 81.6$ 

Stage 2  $5i7e = \frac{31.6}{8.16} = 10$