1: Assume Dennard constant field scaling. Answer the following: (assume nominal scaling from a 130 nm process to a 32 nm process.) You may use Table 7.4.

- a) Assuming the area of a unit inverter before scaling is  $0.2 \ um^2$ , find the area of the unit inverter in the newly scaled technology.
- b) Assuming the NMOS gate capacitance in the unit inverter before scaling is  $50 \, fF$ , find the NMOS gate capacitance in the unit inverter in the newly scaled technology.
- c) Assuming  $\tau$  before scaling is 20 ps, find  $\tau$  in the newly scaled technology.
- d) Assuming the NMOS ON-resistance in the unit inverter before scaling is  $0.1\Omega$ , find  $R_{ON}$  in the newly scaled technology.

*NOTE:* You are expected to bring a copy of whichever tables you anticipate using to the exam, and *reference tables will not be provided during exams*.

TABLE 7.4 Influence of scaling on MOS device characteristics

| Parameter                                 | Sensitivity                           | Dennard<br>Scaling | Constant<br>Voltage | Lateral<br>Scaling |  |
|-------------------------------------------|---------------------------------------|--------------------|---------------------|--------------------|--|
| Scaling Parameters                        |                                       |                    |                     |                    |  |
| Length: $L$                               |                                       | 1/S                | 1/S                 | 1/S                |  |
| Width: W                                  |                                       | 1/S                | 1/S                 | 1                  |  |
| Gate oxide thickness: $t_{ox}$            |                                       | 1/S                | 1/S                 | 1                  |  |
| Supply voltage: $V_{DD}$                  |                                       | 1/S                | 1                   | 1                  |  |
| Threshold voltage: $V_{tn}$ , $V_{tp}$    |                                       | 1/S                | 1                   | 1                  |  |
| Substrate doping: $N_A$                   |                                       | S                  | S                   | 1                  |  |
| Device Characteristics                    |                                       |                    |                     |                    |  |
| β                                         | $\frac{W}{L} \frac{1}{t_{\text{ox}}}$ | S                  | S                   | S                  |  |
| Current: $I_{ds}$                         | $\beta \big(V_{DD} - V_t\big)^2$      | 1/S                | S                   | S                  |  |
| Resistance: R                             | $rac{V_{DD}}{I_{ds}}$                | 1                  | 1/S                 | 1/S                |  |
| Gate capacitance: C                       | $\frac{WL}{t_{ m ox}}$                | 1/S                | 1/S                 | 1/S                |  |
| Gate delay: τ                             | RC                                    | 1/S                | $1/S^{2}$           | $1/S^{2}$          |  |
| Clock frequency: f                        | 1/	au                                 | S                  | $S^2$               | $S^2$              |  |
| Switching energy (per gate): E            | $CV_{DD}^2$                           | $1/S^{3}$          | 1/S                 | 1/S                |  |
| Switching power dissipation (per gate): P | Ef                                    | $1/S^{2}$          | S                   | S                  |  |
| Area (per gate): A                        | _                                     | $1/S^{2}$          | $1/S^{2}$           | 1                  |  |
| Switching power density                   | P/A                                   | 1                  | $S^3$               | S                  |  |
| Switching current density                 | $I_{ds}/A$                            | S                  | $S^3$               | S                  |  |

$$S(\text{scaling Factor}) = \frac{130}{32} = 4.06$$

a) Area of unit invertor

$$A' = \frac{A}{s^2} = \frac{0.2 \, \mu m^2}{(4.06)^2} = \frac{8.2}{16.48} \approx \boxed{0.0121 \, \mu m^2}$$

b) Scaled NMOS Grate capacifance

$$C' = \frac{C}{S} = \frac{50 \, \text{fF}}{4.06} \approx \left[\frac{12.32 \, \text{fF}}{4.06}\right]$$

c) Scaled Gate Delay

$$\gamma' = \frac{\gamma}{S} = \frac{20 \, \text{PS}}{4.06} = \boxed{4.93 \, \text{PS}}$$

d) Scaled NMOS RON

0. 
$$S = \frac{130 \, \text{nm}}{32 \, \text{nm}} = 4.0625$$
.

Area scales by  $\frac{1}{52} = 0.06059$ 

Arew =  $0.06059 \times A_0 \text{Ld} = 0.06059 \times 0.2 \, \text{J/m}^2 = 0.01212 \, \text{J/m}^2$ .

Copacitance scales by  $\frac{1}{5} = 0.2462$ .

Chew =  $\frac{1}{5} \times \text{Cold} = 0.2462 \times 50 \, \text{ff} = |2.3| \, \text{ff}$ .

C.  $Y_{\text{new}} = \frac{1}{5} \times \text{Told} = 0.2462 \times 20 \, \text{ps} = 4.92 \, \text{ps}$ .

d.  $R$  is constant in Denard Scaling  $\Rightarrow R_{\text{new}} = R_{\text{old}} = 0.1 \, \text{J}$ .

- 2: In a chip, there are 300,000 NAND2 gates, 1,000,000 inverters, 200,000 AOI22 gates and 200,000 NOR2s. If the probability of a defect for NAND2 is 0.000001, the probability of a defect for INV is 0.0000003, the probability of a defective AOI22 is 0.0000045, and the probability of a defective NOR2 is 0.00001. (Assume that if a single gate fails, the entire chip fails.)
- a) Find the expected yield of the chip.
- b) Suppose the designer wants to increase yield by splitting the design into two separate chips. What is the expected yield of one of these new chips assuming number of gates are divided equally among the two chips.
- c) Suppose the designer split the design across three equal chips. What is the expected yield of one of these chips.

$$Y = e^{-3.5} = 0.0302$$

b) Split into 2 chips

$$\angle (N_i Pai)_{new} = \frac{3.5}{2} = 1.75$$
  
 $Y = e^{-1.75} \approx [0.173].$ 

c) Split into 3 chips

$$\angle (N_i Pai)_{new} = \frac{3.5}{3} = 1.167$$

b. 
$$Prob(NAND2) = (1-0.000001)^{150,000} = 86.1\%$$
 $Prob(INV) = (1-0.0000003)^{500,000} = 86.1\%$ 
 $Prob(NOD2) = (1-0.00000045)^{100,000} = 63.8\%$ 
 $Prob(NAND2) = (1-0.000001)^{100,000} = 36.8\%$ 
 $Prob(NAND2) = (1-0.000001)^{100,000} = 90.5\%$ 
 $Prob(INV) = (1-0.0000003)^{100,000} = 90.5\%$ 
 $Prob(A0I22) = (1-0.000003)^{100,000} = 74.1\%$ 
 $Prob(NOR2) = (1-0.0000045)^{100,000} = 74.1\%$ 
 $Prob(NOR2) = (1-0.00001)^{100,000} = 51.3\%$ 
 $Prob(NOR2) = (1-0.00001)^{100,000} = 51.3\%$ 

3: In a specific manufacturing process, there is approximately one (1) defect for every two (2) square-millimeters.

- a) Find the expected yield of a chip that has an area of 2 square-millimeters.
- b) Find the expected yield of a chip that has an area of 1 square-millimeter.
- c) Find the expected yield of a chip that has an area of 0.5 square-millimeters.

Assume now that the air filter in the clean-room where the wafers are processed has decreased in efficiency and there is now 1 defect per square-millimeter.

d) Re-evaluate the yield for the three chips mentioned above.

Detect rate before air filter inefficiency D= Idefect per zmn

Defect rate after air filter inefficiency 0 = 1 defeat per 1mm2

a) zmm²

$$Y = e^{-(\frac{1}{2})^2} = [0.3679]$$

b) Imm2

d) reevaluat with Defect rate 
$$D' = 1 defect per mm^2$$
 $2mm^2$ 

$$(100)^{100}$$

The reduced efficiency of the air filter decreases chip yield

```
39. Using Poisson's model.

Yield = e^{-AP} = e^{-2mm^2 \times 1/2mm^2} = e^{-1} = 36.8\%

b. Tield = e^{-1mm^2 \times 1/2mm^2} = e^{-1/2} = 60.65\%.

C. Yield = e^{-0.5mm^2 \times 1/2mm^2} = e^{-1/4} = 77.88\%.

d. Yield = e^{-2nm^2 \cdot 1/1mm^2} = e^{-2} = 13.53\%.

b. Yield = e^{-1mm^2 \times 1/1mm^2} = e^{-1} = 36.8\%.

c. Yield = e^{-1mm^2 \times 1/1mm^2} = e^{-1} = 36.8\%.

c. Yield = e^{-0.5mm^2 \times 1/1mm^2} = e^{-1} = 60.65\%.
```

4: Solve exercise 7.6 from *Weste, Harris. CMOS VLSI Design: a circuits and systems perspective.* 4<sup>th</sup> edition. reproduced here: A chip contains 100 11-stage ring oscillators. Each inverter has an average delay of 10 ps with a standard deviation of 1 ps, so the average ring oscillator runs at 4.54 GHZ. The operating frequency of the chip is defined to be the slowest frequency of any of the oscillators on the chip.

- a) Find the expected operating frequency of a chip.
- Find the maximum target frequency to achieve 99.7% parametric yield.

TABLE 7.9 Behavior of maximum of normal variables

| N       | <i>E</i> [ <i>M</i> ] | σ(M) |
|---------|-----------------------|------|
| 2       | 0.56                  | 0.82 |
| 10      | 1.54                  | 0.59 |
| 100     | 2.50                  | 0.43 |
| 1000    | 3.24                  | 0.35 |
| 10,000  | 3.85                  | 0.30 |
| 100,000 | 4.40                  | 0.28 |

```
4. Inverter Variance = Cstandard deviation) = (1ps) = 1ps = Expected delay of ring discillator has a mean of 11×10fs = 110fs.

Ring Oscillator also has a variance of 11×1fs = 11ps = 3.317ps.

From table 7.9, Maximum of 100 ROs will have a mean of 110ps + (2.5 x 3.22ps)

= 118ps.

and standard deviation = 0.43 x 3.22ps

4. Period = 2x118ps = 236ps (Positive 8 negative edge) = 1.38ps

frequency = 1/236ps = 4.24 GHz.

b. 99.79 is M+30 (mean +[3x standard deviation]) = Delay = 118 + (3x1.38)

= 122ps.

Period = 2x122 = 244ps = f = 1/24ps = 4.10 GHz.
```

5: In figure 7.6 in *Weste, Harris. CMOS VLSI Design: a circuits and systems perspective.* 4<sup>th</sup> edition reproduced below:

- a) Label the x and y-axes.
- b) Name and explain each of the labeled regions of the chart.
- c) Explain the meaning of the chart.





i = Sub threshold leakage Region

low Voltage

Power disspiration ? Live to leakage

in = ideal operating Region

optimal for cmas

This chart illustrates the trade-off between power dissipation and supply voltage in CMOS circuits.

Lowering voltage reduces power consumption but can lead to subthreshold leakage issues.

Increasing voltage improves performance but causes excessive power dissipation.

The optimal region (Region II) represents the best balance between power efficiency and performance.

