P3: NAND2/NOR2 Design Competition

Name: Yuyang Hsieh UTD ID: 2021775024

Partner: Xiongtao Zhang

Name of the designed Cell: NAND2

## Clearly state the results as in the template table

| PMOS<br>Width (um)                   | PMOS<br>Length<br>(um)                               | NMOS<br>Width (um)                      | NMOS<br>Length (um) | Layout<br>Width (um)               | Layout<br>Height (um)   |
|--------------------------------------|------------------------------------------------------|-----------------------------------------|---------------------|------------------------------------|-------------------------|
| 1:05 rum                             | 0.06 um                                              | 1.9 AM                                  | 0.0 bum             | 0.919 rum                          | 4.11.um                 |
| Propagation Delay (Rising) tpdr(ps)  | Propagation Delay (Falling) tpdf (ps)                | Worst-Case<br>Propagation<br>Delay (ps) | Energy<br>E(fJ)     | EDP (E×<br>tworst-case)<br>(fJ.ps) | Layout Area,<br>A (um²) |
| 142PS                                | 133 bs                                               | 14295                                   | 3.00 fi             | 42600 fr.ps                        | 3.77 Mm3                |
| AEDP $(EDP \times A)$ $(fJ.ps.um^2)$ | = (42600 FJ.PS) ( 7,77 Mm²) = (1.6 × 105 FJ.PS. Mm²) |                                         |                     |                                    |                         |







Fig1: Layout



Fig2: Schematic



Fig3: DRC



Fig4: LVS

```
.include "/proj/cad/library/mosis/GF65_LPe/cmos10lpe_CDS_oa_dl064_11_20160415/models/YI-SM00030/Hspice/models/design.inc" .include "NAND.pex.sp"
     .option post runlvl=5
    xi GND! OUT VDD! IN1 IN1 NAND
    vid VDIS (MDI 1.2v vid 11 MI GND pul(Ons Ov 1.15ns Ov 1.2ns 1.2v 2.35ns 1.2v 2.4ns Ov 3.55ns Ov 3.6ns 1.2v 4.75ns 1.2v 4.8ns 1.2v 5.55ns 1.2v 6ns 1.2v 7.15ns 1.2v 7.2ns Ov 8.35ns Ov 8.4ns Ov) vid VDIS (MDI pul(Ons Ov 1.15ns Ov 1.2ns 1.2v 2.35ns 1.2v 2.4ns 1.2v 3.55ns 1.2v 4.75ns 1.2v 4.8ns Ov 5.9pns Ov 6ns 1.2v 7.15ns 1.2v 7.2ns Ov 8.35ns Ov 8.4ns Ov) cout OUT GND 100f
14
         .tr 100ps 12ns
15
          *.tr 100ps 12ns sweep WP 2u 4u 0.5u
16
17
           .measure tran trise trig v(IN1) val=0.6v fall=1 targ v(OUT) val=0.6v rise=1 $propagation delay
18
          .measure tran tfall trig v(IN1) val=0.6v rise=1 targ v(OUT) val=0.6v fall=1
19
20
          .measure tavg param = '(trise+tfall)/2'
.measure tdiff param = 'abs(trise-tfall)'
21
          .measure delay param = 'max(trise,tfall)'
22
```

```
.measure tran iavg avg i(vdd) from=0 to=10n
.measure energy param = 1.2*iavg*10n
.measure edp1 param = 'abs(delay*energy)'

.measure tran t1 when v(IN1)=1.19 fall=1
.measure tran t2 when v(OUT)=1.19 rise=1
.measure tran t3 when v(IN1)=0.01 rise=1
.measure tran t4 when v(OUT)=0.01 fall=1
.measure tran i1 avg i(vdd) from=t1 to=t2
.measure tran i2 avg i(vdd) from=t3 to=t4
.measure energy1 param='1.2*i1*(t2-t1)'
.measure energy2 param='1.2*i2*(t4-t3)'
.measure energysum param='energy1 + energy2'
.measure edp2 param='abs(tavg*energysum)' *calculation is based on the average delay, rather than the worst-case delay
.end
```

Fig5: HSpice test setup file

```
NAND.pex.sp -
    Edit
         View Selection Go Tools Settings Help
                                                       New 🔁 Open...
                     Save Save As...
                                            Close
     * File: NAND.pex.sp
     * Created: Thu Mar
                        6 23:49:37 2025
     * Program "Calibre xRC"
     * Version "v2024.4_12.9"
     .include "NAND.pex.sp.pex"
     .subckt NAND GND! OUT VDD! IN1 IN2
     * IN1 IN1
     * VDD! > VDD!
     * OUT OUT
     * GND! GND!
14
     XDO_noxref N_GND!_DO_noxref_pos N_VDD!_DO_noxref_neg DIODENWX AREA=1.85003e-12
15
     + PERIM=5.598e-06
16
     XMMN1 NET1 N_IN1_MMN1_g N_GND!_MMN1_s N_GND!_D0_noxref_pos NFET L=6e-08
     + W=1.9e-06 AD=1.9285e-13 AS=3.135e-13 PD=2.103e-06 PS=4.13e-06 NRD=0.0534211
     + NRS=0.0542105 M=1 NF=1 CNR_SWITCH=0 PCCRIT=0 PAR=1 PTWELL=0 SA=1.65e-0
     + SB=4.34e-07 SD=0 PANW1=1.2e-16 PANW2=3e-15 PANW3=3e-15 PANW4=3e-15 PANW5=3e-15
     + PANW6=6e-15 PANW7=1.2e-14 PANW8=1.2e-14 PANW9=2.4e-14 PANW10=3.6e-14
     XMMNO N_OUT_MMNO_d N_IN2_MMNO_g NET1 N_GND!_D0_noxref_pos NFET L=6e-08 W=1.9e-06
     + AD=3.249e-13 AS=1.9285e-13 PD=4.142e-06 PS=2.103e-06 NRD=0.0531579
     + NRS=0.0534211 M=1 NF=1 CNR_SWITCH=0 PCCRIT=0 PAR=1 PTWELL=0 SA=4.28e-07
     + SB=1.71e-07 SD=0 PANW1=1.2e-16 PANW2=3e-15 PANW3=3e-15 PANW4=3e-15 PANW5=3e-15
     + PANW6=6e-15 PANW7=1.2e-14 PANW8=1.2e-14 PANW9=2.4e-14 PANW10=3.6e-14
     XMMPO N_OUT_MMPO_d N_IN1_MMPO_g N_VDD!_MMPO_s N_VDD!_DO_noxref_neg PFET L=6e-08
     + W=1.05e-06 AD=1.06575e-13 AS=1.68e-13 PD=1.253e-06 PS=2.42e-06 NRD=0.0961905
     + NRS=0.0952381 M=1 NF=1 CNR_SWITCH=1 PCCRIT=0 PAR=1 PTWELL=1 SA=1.6e-07
     + SB=4.24e-07 SD=0 PANW1=8.22e-15 PANW2=3e-15 PANW3=3.24e-14 PANW4=3.66e-14
29
     + PANW5=3e-15 PANW6=1.104e-14 PANW7=8.7e-14 PANW8=2.4e-14 PANW9=3.678e-14
     + PANW10=9.96e-15
     XMMP1 N_OUT_MMP0_d N_IN2_MMP1_g N_VDD!_MMP1_s N_VDD!_D0_noxref_neg PFET L=6e-08
     + W=1.05e-06 AD=1.06575e-13 AS=1.6905e-13 PD=1.253e-06 PS=2.422e-06
     + NRD=0.0971429 NRS=0.0961905 M=1 NF=1 CNR_SWITCH=1 PCCRIT=0 PAR=1 PTWELL=1
     + SA=4.23e-07 SB=1.61e-07 SD=0 PANW1=8.22e-15 PANW2=3e-15 PANW3=2.925e-14
     + PANW4=3.975e-14 PANW5=3e-15 PANW6=1.104e-14 PANW7=8.7e-14 PANW8=2.4e-14
     + PANW9=3.678e-14 PANW10=9.96e-15
     .include "NAND.pex.sp.NAND.pxi"
```

Fig6: Netlist file

Detailed explanation on how you achieved the minimum AEDP:

During the optimization process, I initially used a 2:1 pMOS:nMOS width ratio for a NAND2 gate. With this configuration, I observed a rise time (t\_rise) of 79 ps and a fall time (t\_fall) of 241 ps, resulting in a large t\_diff (rise-fall delay difference). Since the delay difference was too high, I needed to optimize the transistor sizing.

## **Optimization Process:**

- 1. Changing the pMOS:nMOS Ratio to 1.5:1:
  - o This adjustment led to t rise = 101 ps and t fall = 239 ps.
  - The results indicated that reducing the pMOS width alone increases overall delay, rather than effectively balancing rise and fall times.
- 2. Increasing the nMOS Ratio (1:1.5 pMOS:nMOS):
  - This configuration resulted in t\_rise = 144 ps and t\_fall = 163 ps.
  - Although the delay difference decreased, it was still greater than 10 ps, which was my target.
- 3. Final Optimal Ratio (1.05:1.9 pMOS:nMOS):
  - After further tuning, I determined that a 1.05:1.9 pMOS:nMOS ratio provided the best trade-off between rise and fall times.
  - o Interestingly, this ratio is the opposite of the typical inverter sizing ratio.
  - While this configuration minimized the delay difference, it also increased the layout area and slightly increased energy consumption.

## Final Result:

With the 1.05:1.9 pMOS:nMOS ratio, I achieved an AEDP of 1.6 × 10⁵ fJ·ps·µm². This indicates that the optimized transistor sizing significantly improved timing balance while still maintaining a reasonable energy-area tradeoff.



Fig6: Waveforms from WaveView

0.04 errchk 0.00 setup output 0.00

> 381.50 megabytes 1.71 seconds 7.17 seconds peak memory used total cpu time total elapsed time job started at job ended at 14:35:35 03/04/2025 14:35:43 03/04/2025

info: \*\*\*\*\* hspice job concluded lic: Release hspice token(s) lic: total license checkout elapse time:

0.02(s)

pVA strdup

End of pVA simulation reached at time 0 on Tue Mar 4 14:35:43 2025 GTM/In-use: 61.0000/49.6117 MB

> pVA malloc 4.840 Mbytes 100792 times 79.544 Mbytes pVA calloc 547191 times pVA realloc 3.622 Mbytes 0.000 Mbytes 1826 times 0 times pVA valloc 0.000 Mbytes pVA alloca 0 times pVA TOT-MEM 88.006 Mbytes 649809 times pVA free 132695 times

0.000 Mbytes

0 times

VA concluded on Tue Mar 4 14:35:43 2025 GTM/In-use: 61.0000/49.6117 MB

```
***** transient analysis tnom= 25.000 temp= 25.000 *****
                 targ=
trise= 141.9889p
                          2.5170n
                                            2.3750n
                                    trig=
tfall= 133.9920p
                  targ=
                          1.3090n
                                    trig=
                                            1.1750n
tavg= 137.9905p
tdiff=
         7.9969p
delay= 141.9889p
iavg= -25.2261u from=
                         0.
                                       to= 10.0000n
energy=-302.7127f
edp1= 4.2982e-23
t1=
     2.3504n
t2=
     2.8651n
     1.1504n
t3=
t4= 1.5968n
              from=
i1=-243.9817u
                       2.3504n
                                   to=
                                         2.8651n
     1.1509u from=
                       1.1504n
                                   to=
                                         1.5968n
energy1=-150.6854f
energy2= 616.4541a
energysum=-150.0690f
edp2= 2.0708e-23
         ***** job concluded
*****
```

Fig7: Screenshot of HSPICE output terminal showing the simulation results



Fig8: .mt0 file