# R<sub>4</sub>-NetFPGA

# **Tutorial**

STEPHEN IBANEZ





### **Outline**

- P4 Motivation
- P4 for NetFPGA Overview
- P4->NetFPGA Workflow Overview
- **Tutorial Assignments**





#### What is P4?

- Programming language to describe packet processing logic
- Used to implement forwarding-plane of network elements (i.e. switches, routers, NICs, etc.)





# Benefits of Programmable Forwarding

- New Features Add new protocols
- Reduce complexity Remove unused protocols
- Efficient use of resources flexible use of tables
- Greater visibility New diagnostic techniques, telemetry, etc.
- SW style development rapid design cycle, fast innovation, fix dataplane bugs in the field
- You keep your own ideas

Think programming rather than protocols...





# P4 for NetFPGA Overview





# General Process for Programming a P4 Target







### P4->NetFPGA Compilation Overview







# SimpleSumeSwitch Architecture Model for SUME Target



P4 used to describe parser, match-action pipeline, and deparser





### Metadata in SimpleSumeSwitch Architecture

```
/* standard sume switch metadata */
struct sume_metadata_t {
   bit<16> dma_q_size;
   bit<16> nf3_q_size;
   bit<16> nf2_q_size;
   bit<16> nf1_q_size;
   bit<16> nf0_q_size;
   bit<8> send_dig_to_cpu; // send_digest_data_to_CPU
   bit<8> drop;
   bit<8> dst_port; // one-hot_encoded
   bit<8> src_port; // one-hot_encoded
   bit<16> pkt_len; // unsigned_int
}
```

- \*\_q\_size size of each output queue, measured in terms of 32-byte words, when packet starts being processed by the P4 program
- src\_port/dst\_port one-hot encoded, easy to do multicast
- user\_metadata/digest\_data structs defined by the user





### P4->NetFPGA Compilation Overview

- User P4 code is compiled with respect to SimpleSumeSwitch Architecture Model:
  - Code for Parser, Match-Action Pipeline, and Deparser
- Compiler outputs Verilog module for whole P4-described system
  - Standard AXI-S packet input/output interfaces
  - Standard AXI Lite control interface
- Supports P4 extern feature for user defined logic





### P4 Language Components

Parser Program State-machine; Field extraction

Match + Action Tables

**Control Flow** 

Table lookup and update; Field manipulation; Control Flow

Deparser Program

Field assembly





### Overall P4 Program Structure

```
#include <core.p4>
#include <sume switch.p4>
/****** CONSTANTS ******/
#define IPV4 TYPE
                  0x0800
/***** TYPES ******/
typedef bit<48> EthAddr t;
header Ethernet h {...}
struct Parsed packet {...}
struct user metadata t {...}
struct digest data t {...}
/***** EXTERN FUNCTIONS ******/
extern void const reg rw(...);
/***** PARSERS and CONTROLS ******/
parser TopParser(...) {...}
control TopPipe(...) {...}
control TopDeparser(...) {...}
/***** FULL PACKAGE ******/
SimpleSumeSwitch(TopParser(), TopPipe(), TopDeparser()) main;
```





# Learning by example – L2 Learning Switch

- Parses Ethernet frames
- Forwards based on Ethernet destination address
- Frame broadcasted (with ingress port filtering) if address not in forwarding database
- Learns based on Ethernet source address
- If source address is unknown, the address and the source port are sent to the control-plane (which will add an entry to the forwarding database)





### Learning Switch – Header/Metadata definitions

```
typedef bit<48> EthernetAddress;
// standard Ethernet header
header Ethernet h {
    EthernetAddress dstAddr;
   EthernetAddress srcAddr;
   bit<16> etherType;
// List of all recognized headers
struct Parsed packet {
    Ethernet h ethernet;
// data to send to cpu if desired
// MUST be 80 bits
struct digest data t {
   port t src port;
    EthernetAddress eth src addr;
   bit<24> unused;
```

- **typedef** alternative name for a type
- **header** ordered collection of members
- Can be valid or invalid
- Byte-aligned
- **struct** collection of members
- May contain any derived types
- Header stacks array of headers
- Parsed packet
- The headers that can be parsed, manipulated, or created by the switch
- digest\_data\_t
  - Data that may be sent to the controlplane if desired.





### Learning Switch – Parser



- State machine
- 3 predefined states:
  - start
  - accept
  - reject
- User defined states
- Extracts headers from incoming packets
- Produces parsed representation of packet for use in matchaction pipeline
  - @Xilinx\_MaxPacketRegion for parser/deparser; declares
    the largest packet size (in bits)
    to support





#### Ethernet + IPv4 – Parser



```
parser TopParser (packet in b,
       out Parsed packet p,
       out user metadata t user metadata,
       out digest data t digest data,
       inout sume metadata t sume metadata)
  state start {
   b.extract(p.ethernet);
    digest data.src port = 0;
    digest data.eth src addr = 0;
    digest data.unused = 0;
    transition select(p.ethernet.etherType)
        IPV4 TYPE : parse ipv4;
        default : accept;
  state parse ipv4 {
    b.extract(p.ip);
    transition accept;
```

- State machine
- 3 predefined states:
  - start
  - accept
  - reject
- User defined states
- Extracts headers from incoming packets
- Produces parsed representation of packet for use in matchaction pipeline

@Xilinx\_MaxPacketRegion for parser/deparser; declares
the largest packet size (in bits)
to support



### **Control Blocks**

```
control TopPipe(inout Parsed packet p,
    inout user metadata t user metadata,
    inout digest data t digest data,
    inout sume metadata t sume metadata)
    // Define tables
    // Define actions
    // Define global metadata
    apply {
        // Apply tables
        // Call actions
        // Define local metadata
```

- Similar to C functions without loops
  - Algorithms should be representable as Directed Acyclic Graphs (DAG)
- Standard arithmetic and logical coperations:
  - +, -, \*
  - ~, &, |, ^, >>, <<
  - ==, !=, >, >=, <, <=
  - No division/modulo
  - Additional operations:
  - Bit-slicing: [m:l]
  - Bit Concatenation: ++



#### **Match-Action Tables**

- Which fields (header and/or metadata) to match on
  - Match type: exact, ternary, LPM
- List of valid actions that can be applied
- Resources to allocate to table
- Single entry includes:
  - Specific key to match on
  - A single action
    - To be executed when a packet matches the entry
  - (Optional) action data
- apply() method returns:
  - hit (boolean) hit in table
  - action\_run (enum) the action invoked by the table





#### **Actions**

- Modify header/metadata
- Used in tables or invoked directly
- May contain if/else statements
- Action Parameters
  - Directional from data-plane
  - Directionless from control-plane
- Header validity bit manipulation
  - header.setValid()
  - header.setInvalid()
  - header.isValid()





```
Parser Matchaction pipeline Deparser
```

```
apply {
    // try to forward based on
    // destination Ethernet address
    if (!forward.apply().hit) {
        // miss in forwarding table
        broadcast.apply();
    }

    // check if src Ethernet address
    // is in the forwarding database
    if (!smac.apply().hit) {
        // unknown source MAC address
        send_to_control();
    }
}
```

Try to forward based on dst MAC

 Broadcast packet if dst MAC is not known

Check if src MAC is known

Send src port and src MAC to control-plane if src MAC is unknown







```
apply {
  // try to forward based on
  // destination Ethernet address
  if (!forward.apply().hit) {
    // miss in forwarding table
   broadcast.apply();
  // check if src Ethernet address
  // is in the forwarding database
  if (!smac.apply().hit) {
    // unknown source MAC address
    send to control();
```

```
action set output port(port t port) {
    sume metadata.dst port = port;
table forward {
    key = {
      p.ethernet.dstAddr: exact;
    actions = {
        set output port;
        NoAction:
    size = 64;
    default action = NoAction;
```





```
apply {
    // try to forward based on
    // destination Ethernet address
    if (!forward.apply().hit) {
        // miss in forwarding table
        broadcast.apply();
    }

    // check if src Ethernet address
    // is in the forwarding database
    if (!smac.apply().hit) {
        // unknown source MAC address
        send_to_control();
    }
}
```

```
action set broadcast(port t port) {
    sume metadata.dst port = port;
}
table broadcast {
    key = {
      sume metadata.src port: exact;
    actions = {
        set broadcast;
        NoAction:
    size = 64;
    default action = NoAction;
```





```
apply {
    // try to forward based on
    // destination Ethernet address
    if (!forward.apply().hit) {
        // miss in forwarding table
        broadcast.apply();
    }

    // check if src Ethernet address
    // is in the forwarding database
    if (!smac.apply().hit) {
        // unknown source MAC address
        send_to_control();
    }
}
```

```
table smac {
   key = {
      p.ethernet.srcAddr: exact;
   }

   actions = {
      NoAction;
   }
   size = 64;
   default_action = NoAction;
}
```







```
apply {
  // try to forward based on
  // destination Ethernet address
  if (!forward.apply().hit) {
    // miss in forwarding table
   broadcast.apply();
  // check if src Ethernet address
  // is in the forwarding database
  if (!smac.apply().hit) {
    // unknown source MAC address
    send to control();
        action send to control() {
            digest data.src port = sume metadata.src port;
            digest data.eth src addr = headers.ethernet.srcAddr;
            sume metadata.send dig to cpu = 1;
```



# Learning Switch – Departer



```
// Deparser Implementation
@Xilinx_MaxPacketRegion(16384)
control TopDeparser(packet_out b,
    in Parsed_packet p,
    in user_metadata_t user_metadata,
    inout digest_data_t digest_data,
    inout sume_metadata_t sume_metadata) {
    apply {
        b.emit(p.ethernet);
    }
}
```

- Reconstruct the packet
- emit(header) serialize the header if it is valid
- @Xilinx\_MaxPacketRegion —
  for parser/deparser; declares the
  largest packet size (in bits) to
  support



# Learning Switch – Control-Plane

```
DMA IFACE = 'nf0'
def main():
    sniff(iface=DMA IFACE, prn=learn digest, count=0)
def learn digest(pkt):
    dig pkt = Digest data(str(pkt))
    add to tables (dig pkt)
def add to tables(dig pkt):
    src port = dig pkt.src port
    eth src addr = dig pkt.eth src addr
    (found, val) = table cam read entry('forward', ...
                                         [eth src addr])
    if (found == 'False'):
        table cam add entry ('forward', ...
                            [eth src addr], ...
                            'set output port', ...
                            [src port])
        table cam add entry ('smac', ...
                             [eth src addr], ...
                            'NoAction 3', [])
```

- Monitor DMA interface
- Convert DMA data to appropriate format
- Check if entry already exists in the forwarding table
- Add entry to forwarding table
- Add entry to smac table





#### API

- Auto generated Python API
- Exact match table API functions:
  - table\_cam\_add\_entry()
  - table\_cam\_delete\_entry()
  - table\_cam\_get\_size()
  - table\_cam\_read\_entry()
- Ternary match table API functions:
  - table\_tcam\_add\_entry()
  - table\_tcam\_clean()
  - table tcam erase entry()
  - table\_tcam\_verify\_entry()
- LPM table API functions:
  - table\_lpm\_load\_dataset()
  - table\_lpm\_set\_active\_lookup\_bank()
  - table\_lpm\_verify\_dataset()
- Register API functions:
  - reg\_read()
  - reg\_write()
- C API also available





#### **Externs**

- Implement platform specific functions
  - Can't be expressed in the core P4 language
- Stateless reinitialized for each packet
- Stateful keep state between packets
- Xilinx Annotations
  - @Xilinx\_MaxLatency() maximum number of clock cycles an extern function needs to complete
  - @Xilinx\_ControlWidth() size in bits of the address space to allocate to an extern function





# P4->NetFPGA Extern Function Library

- Verilog modules invoked from within P4 programs
- Stateful Atoms

| Atom      | Description                                            |
|-----------|--------------------------------------------------------|
| R/W       | Read or write state                                    |
| RAW       | Read, add to, or overwrite state                       |
| PRAW      | Predicated version of RAW                              |
| ifElseRAW | Two RAWs, one each for when predicate is true or false |
| Sub       | IfElseRAW with stateful subtraction capability         |

#### Stateless Externs

| Atom        | Description                                         |
|-------------|-----------------------------------------------------|
| IP Checksum | Given an IP header, compute IP checksum             |
| LRC         | Longitudinal redundancy check, simple hash function |
| timestamp   | Generate timestamp (granularity of 5 ns)            |





# Using Atom Externs in P4 – Resetting Counter

Packet processing pseudo code:

```
count[NUM_ENTRIES];

if (pkt.hdr.reset == 1):
    count[pkt.hdr.index] = 0
else:
    count[pkt.hdr.index]++
```





# Using Atom Externs in P4 – Resetting Counter

```
#define REG READ
                                                     State can be accessed
#define REG WRITE
#define REG ADD
                                                         exactly 1 time
// count register
                                                       Using RAW atom here
@Xilinx MaxLatency(1)
@Xilinx ControlWidth(3)
extern void count(in bit<3> index,
                                                       Instantiate atom
                 in bit<32> newVal,
                 in bit<32> incVal,
                 in bit<8> opCode,
                 out bit<32> result);
bit<16> index = pkt.hdr.index;
bit<32> newVal;
bit<32> incVal;
bit<8> opCode;
                                                    Set metadata for state
if(pkt.hdr.reset == 1) {
   newVal = 0;
                                                         access
   incVal = 0; // not used
   opCode = REG WRITE;
} else {
   newVal = 0; // not used
   incVal = 1;
   opCode = REG ADD;
                                                       Single state access!
bit<32> result; // the new value stored in count
count reg raw(index, newVal, incVal, opCode, result);
```





# P4->NetFPGA Workflow Overview



#### P4-NetFPGA Workflow

- 1. Write P4 program
- 2. Write python gen\_testdata.py script
- Compile to verilog / generate API & CLI tools\$ make
- 4. Run initial SDNet simulation
  - \$ ./vivado\_sim.bash
- 5. Install SDNet output as SUME library core
  - \$ make install\_sdnet
- 6. Run NetFPGA simulation
  - \$ ./nf\_test sim -major switch -minor default
- 7. Build bitstream
  - \$ make
- 8. Check Timing
- 9. Test the hardware

All of your effort will go here





# Directory Structure of \$SUME\_FOLDER

```
P4-NetFPGA-live/

|- contrib-projects/
| - sume-sdnet-switch/ → the main directory for P4 dev

|- lib/ → contains all of the SUME IP cores

|- tools/ → various NetFPGA scripts for test infra.

|- Makefile → builds all of the SUME IP cores
```





# Directory Structure of \$SUME\_SDNET

```
sume-sdnet-switch/
|- bin/ → scripts used to automate workflow
|- templates/ → templates for externs, wrapper module,
|- CLI tools, new projects
|- projects/ → all of the P4 project directories
|- switch_calc/
```





# Directory Structure of \$P4\_PROJECT\_DIR

```
$P4 PROJECT DIR/
- src/ → P4 source files and commands.txt
- testdata/ → scripts to generate testdata used for
                verifying functionality of P4 program
- simple sume switch/ -> main SUME project directory,
                top level HDL files and SUME sim scripts
- sw/\rightarrow populated with API files and CLI tools and any
          user software for the project
- nf sume sdnet ip/ → SDNet output directory
```





#### **API & Interactive CLI Tool Generation**

- Both Python API and C API
  - Manipulate tables and stateful elements in P4 switch
  - Used by control-plane program
- CLI tool
  - Useful debugging feature
  - Query various compile-time information
  - Interact directly with tables and stateful elements in real time





# **Tutorial Assignments**





# **Tutorial Assignments**

- Assignments described at this link:
  - https://github.com/NetFPGA/P4-NetFPGA-public/wiki/Tutorial-Assignments
- Short version:
  - https://tinyurl.com/P4-NetFPGA-Camp





# Assignment 1: Switch as a Calculator



#### **Supported Operations:**

- ADD add two operands
- SUBTRACT subtract two operands
- ADD\_REG add operand to current value in register
- SET\_REG overwrite the current value of the register
- LOOKUP Lookup the given key in the table

```
header Calc_h {
    bit<32> op1;
    bit<8> opCode;
    bit<32> op2;
    bit<32> result;
}
```











# **Switch Calc Operations**







# **Assignment 2: TCP Monitor**





#### **TCP Monitor**

- Practice writing stateful P4 programs for NetFPGA SUME
- Compute TCP flow size distribution in the data-plane
- Flow is determined by 5-tuple and delimited by SYN/FIN
- Fine grained flow monitoring capabilities with P4

#### Flow Size Distribution

























# Assignment 3: In-band Network Telemetry (INT)



# In-band Network Telemetry (INT)

- One of the most popular applications for programmable data-planes
- All about gaining more visibility into network
- Basic idea:
  - Source requests each switch along path to insert some desired metadata into packet (using a bitmask)
- Example metadata:
  - Switch ID
  - Ingress Port
  - Egress Port
  - Timestamp
  - Queue Occupancy





## In-band Network Telemetry (INT)

Bitmask format (5 bits):<SWITCH\_ID><INGRESS\_PORT><Q\_SIZE><TSTAMP><EGRESS\_PORT>







## In-band Network Telemetry (INT)

Bitmask format (5 bits):<SWITCH\_ID><INGRESS\_PORT><Q\_SIZE><TSTAMP><EGRESS\_PORT>

**Payload** 

Egress port bos: 1

Ingress port bos: 0

SwitchID bos: 0

INT bm: 11001

**Ethernet** 

Egress port

timestamp

Queue size

Ingress port

**SwitchID** 





# **Additional Details**





# Implementing Extern Functions

- Implement verilog extern module in \$SUME\_SDNET/templates/ externs/
- 2. Add entry to \$SUME\_SDNET/bin/extern\_data.py
- No Need to modify any existing code
- If the extern has a control interface a cpu\_regs module will be generated automatically to easily expose control\_registers using the AXI Lite interface





## **Debugging SDNet Simulation**

- HDLSimulation
  - Xsim or Questa sim
  - Error:

```
Parsed Tuple:
dma q size = 0
nf3 q size = 0
nf2 q size = 0
nf1 q size = 0
nf0 q size = 0
send dig to cpu = 0
drop = 1
dst port = 00000000
src port = 00000100
pkt len = 65
```





# **Debugging SDNet Simulation**

- C++ model
  - · Prints debug info
    - Hit or miss in tables
    - Header/Metadata field modification along the way
  - Generates Packet\_expect.pcap to compare to dst.pcap
- -skipEval option
  - Compare C++ model output to HDL simulation make sure SDNet compiler is working properly
- Future Improvements:
  - SDNet C++ model implementation of extern functions





# **Debugging SUME Simulation**

- What to do if SDNet simulation passes but SUME simulation fails?
  - Make sure you've:
    - \$ cd \$P4\_PROJECT\_DIR && make config\_writes
    - \$ cd \$NF\_DESIGN\_DIR/test/sim\_major\_minor && make
    - \$ cd \$P4\_PROJECT\_DIR && make install\_sdnet
  - Run SUME simulation longer?
  - Make sure SDNet module has finished reset before applying configuration writes
  - Check nf\_\*\_expected.axi and nf\_\*\_logged.axi
  - Add signals to simulation waveform
  - Perhaps issue with wrapper module?





# SDNet Module HDL Wrapper

- Located in: \$SUME\_SDNET/templates/sss\_wrapper/
- Tasks:
  - Generate tuple\_in\_VALID signal for s\_axis\_tuser
  - Reverse reset polarity
  - Reverses endianness of digest\_data and inserts into last 80 bits of m\_axis\_tuser



