## Computer Architecture Project 2 Report

# Team: 單生狗聯盟(WannaLaugh)

## 2.1 Module Explanation

## dcache controller.v

In dcache controller. v, there are

8 inputs:

clk\_i, rst\_i, mem\_ack\_i, cpu\_MemRead\_i and cpu\_MemWrite\_i which all 1 bit.
cpu\_data\_i and cpu\_addr\_i which both 32 bits.
mem data i which is 256 bits.

6 outputs:

mem\_enable\_o, mem\_write\_o and cpu\_stall\_o which all 1 bit. mem\_addr\_o and cpu\_data\_o which both 32 bits. mem\_data\_o which is 256 bits.

There are several codes that needed to add to dcache\_controller.v:

1. r\_hit\_data

```
assign r_hit_data = (hit) ? sram_cache_data : mem_data_i;
```

where

sram\_cache\_data is the data read from the dcache\_sram.v
mem\_data\_i is the data read from the Data\_Memory.

If hit == 1, it means that the data is in the cache, the 256 bits data should be chosen from the cache. Otherwise, data should be chosen from the data memory.

2. cpu\_data

where cpu\_data is the read data that requested.

Since the block size is 32 bytes (256 bits) and the data requested is in size of 32 bits:  $\frac{256}{32} = 8$ .

Thus, the block offset should multiply by 8 to get the base offset of the data and extend by 32 bits to get the requested data.

#### 3. w\_hit\_data

```
w_hit_data <= r_hit_data;
w_hit_data[(cpu_offset*'d8) +: 'd32] <= cpu_data_i;</pre>
```

where **w\_hit\_data** is the write data that should write to the cache or the data memory.

Since by TA code, the write process will be write allocate: write miss = read miss + write hit

Thus, the 256 bits data that needed to write will first held in r\_hit\_data. Passed 256 bits r\_hit\_data to w\_hit\_data and write the modified 32 bits data to w\_hit\_data.

The method of base offset calculation is the same as in **section** "2. cpu data"

w\_hit\_data is now ready to be write to cache or data memory.

4. **controller** (actions and states)
Following is the FSM for the controller:



When changing from a state to another, the four variables should also change to the value in the next state as shown in the image above. Note that after entering STATE\_READMISSOK, the next state always be STATE\_IDLE.

There are four variables used to determine the actions of dcache\_sram.v and Data Memory.v.

#### mem\_enable

used to determine whether the memory access on data memory is allowed.

#### mem\_write

used to determine whether the write action is allow on data memory when there is data needed to write to the data memory.

#### cache write

used to determine whether the write action is allow on cache when there is data needed to write to the cache.

#### write back

used to determine whether there is a write back action due to the replacement of a dirty cache in the cache.

There are five states with different value for the four variables stated above that complete the function of controller.

#### STATE\_IDLE

```
mem_enable <= 1'b0;
mem_write <= 1'b0;
cache_write <= 1'b0;
write_back <= 1'b0;</pre>
```

Wait for request, no actions needed in cache and data memory.

If cpu\_reg && !hit == 1, means that there is a request (either read or write) and there is a miss. Thus, the controller state will change from STATE\_IDLE to STATE\_MISS.

Else the controller state remains in STATE IDLE.

#### STATE\_MISS

```
mem_enable <= 1'b0;
mem_write <= 1'b0;
cache_write <= 1'b0;
write_back <= 1'b0;</pre>
```

No action needed in cache and data memory.

If sram\_dirty == 1, means that there is dirty cache been replaced by the LRU policy and write back action is needed. Thus, the controller state will change from STATE MISS to STATE WRITEBACK.

Else the controller state will change from STATE\_MISS to STATE READMISS.

#### STATE READMISS

```
mem_enable <= 1'b1;
mem_write <= 1'b0;
cache_write <= 1'b0;
write_back <= 1'b0;</pre>
```

When in STATE\_READMISS, mem\_enable = 1' b1 in order to allow memory access in data memory to read data from data memory.

If mem\_ack\_i == 1, means that the data is already read from the data memory. Thus, the controller state will change from STATE READMISS to STATE READMISSOK.

Else, the controller state remains in STATE\_READMISS until the data is read from data memory and an ACK is receive from data memory.

#### STATE\_READMISSOK

```
mem_enable <= 1'b0;
mem_write <= 1'b0;
cache_write <= 1'b1;
write_back <= 1'b0;</pre>
```

When in STATE\_READMISSOK, cache\_write = 1' b1 so that the data can be written into the cache

The controller state is then change from STATE\_READMISSOK to STATE\_IDLE and wait for next request.

#### STATE\_WRITEBACK

```
mem_enable <= 1'b1;
mem_write <= 1'b1;
cache_write <= 1'b0;
write_back <= 1'b1;</pre>
```

When in STATE WRITEBACK,

mem\_enable = 1' b1 so that memory access is allowed in data
memory

mem\_write = 1' b1 so that that data in the dirty cache is
write to the data memory

write\_back = 1' b1 to indicate write back action occur.

If mem\_ack\_i == 1, means that the data is already write to the data memory. Thus, the controller state change from STATE\_WRITEBACK to STATE\_READMISS.

Else the controller state remains in **STATE\_WRITEBACK** until the data is write to data memory and an ACK is receive from data memory.

## dcache\_sram.v

#### 變數解釋

這個 module 有 7 個 input 和 3 個 output, input 分別是

clk\_i,rst\_i,addr\_i,tag\_i,data\_i,enable\_i 和 write\_i,output 分別是 tag\_o,data\_o 和 hit\_o。這份 module 會使用 tag 和 data 這兩個 register 去儲存 cache 裡的 tag 和 data,然後使用 LRU 去紀錄每一個 set 當前的 LRU 來實作 2-way associative cache。LRU 是個 16bit 的 register,每一個 bit 的 value 代表著每一個 set 的 LRU 是第 0 筆資料還是第 1 筆資料。

#### 初始化

當 rst i 為 1 的時候, tag, data 跟 LRU 會初始化為 0。

#### write data

當 enable\_i 和 write\_i 都是 1 的時候,根據 addr\_i 查詢到的 tag[addr\_i]如果跟 tag\_i 相同,就會把 data\_i 寫進去 data[addr\_i],寫入 data 的同時,也會把相對應的 tag 替換,並且 set up dirty bit, 否則就會寫入在 data[addr\_i]的 LRU 的那筆 data。

#### read data



根據上圖,我們可以透過 addr\_i 找到 tag[addr\_i]的 23-bit tag 和 1-bit valid bit 來決定是否 hit,如果 hit 變把 hit\_o 設成 1,tag\_o 設成 hit 的 tag,data\_o 設成 hit 的那筆data,否則,我們就把 hit\_o 設成 0,tag\_o 設成 LRU 的 tag,data\_o 設成 LRU 的 data。此外,每次 hit 了之後我們都會更新 LRU。

#### CPU. v

In project 2, CPU. v have

Five inputs:

clk\_i, rst\_i, start\_i and mem\_ack\_i which is 1 bit.

mem\_data\_i which is 256 bits.

Four outputs:

mem\_data\_o which is 256 bits.

mem addr o which is 32 bits.

mem enable o and mem write o which is 1 bit.

A new module, dcache\_controller dcache() is added and connected with wires to interact with Data Memory and dcache\_sram.

# Register\_IFID.v & Register\_IDEX.v & Register\_EXMEM.v & Register\_MEMWB.v

In project 2, there is a small modification for all four pipeline registers. Every pipeline register has a new input called **stall\_i**.

If  $stall_i == 1$ , then the register should undergo stall operation and all the outputs maintain the same value as outputs in previous cycle.

### 2.2. Members & Teamwork

| Member        | Works                           |
|---------------|---------------------------------|
| B07902091 周俊廷 | 主要負責 dcache_controller.v。       |
|               | 更新 pipeline registers (共4個)     |
|               | CPU. v 最終修正                     |
|               | 撰寫上述 module 報告                  |
| B07902089 李智源 | 負責 dcach_sram.v                 |
|               | 撰寫 dcach_sram 報告                |
| B07902059 陳君翰 | Debug、資料測試、報告彙整                 |
| B06902098 李恩慈 | CPU.v初步撰寫(由 project 1 CPU.v 改寫) |

# 2.3. Difficulties & Solutions

| B07902091<br>周俊廷 | 1. read data 和 write data 的查找方式: 在 block offset 的使用方式上產生了困難 a. 錯誤: cpu_offset * d'32 +:'d32 b. 正確: cpu_offset * d'8 +:'d32 2. state 的改變: 對 mem_enable, mem_write, cache_write 和 write_back 的值理解錯誤 a. 錯誤: 根據目前的 state 去更改這四個變數 b. 正確: 把四個變數更改成 next state 時的值在本報告中的 dcache_controller. v 的部分有作更詳盡的説明,並附上 Finite State Machine 圖做為參考 |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B07902089<br>李智源 | 1. 難以直觀地理解助教程式碼,因此不了解 controller 如何運作,<br>導致不了解 sram 具體要處理什麼<br>2. 判斷 hit 時 tag 的比對:<br>a. 錯誤: 25bit 全部比對<br>b. 正確: 只需使用 tag[22:0],共 23bit 即可                                                                                                                                                                                      |

|                  | 3. LRU 的實作問題:<br>應在每次 CPU read 時即更新           |
|------------------|-----------------------------------------------|
| B07902059<br>陳君翰 | 雖自認對於實作方法有足夠理解,但難以直觀地理解助教程式碼,因此有很長一段時間不知從何處下手 |
| B06902098        | none                                          |
| 李恩慈              |                                               |

# 2.4. Development Environment

The OS used : CSIE Workstation

The Compiler used : iverilog