# A Modified PLL for Single-Phase Voltage System



Md. Zahid Hasan, Istiaq Firoz Shiam, Tasnim Tabassum & Md. Shamim Reza Department of Electrical and Electronic Engineering Bangladesh University of Engineering and Technology, Dhaka 1205, Bangladesh



### Introduction

Phase locked loop (PLL) is a control system that generates an output signal whose phase is related to the phase input signal.
Voltage Controlled



Fig.1. Basic structure of PLL

#### Proposed PLL structure:



■ The proposed PLL offers a modified orthogonal system generation based on second order generalized integrator(SOGI) to generate - in phase component (v') & 90° shifted quadrature component (qv').



Fig.2. Input distorted signal and orthogonal signals

- For harmonics suppression a band pass filter is utilized [1].
- A phase comparator is used and only (qv') component is tuned through PI controller to achieve almost zero phase difference.

### **Methods and Structures**

Step by step working procedure of the system-

- Removing harmonics from input voltage by BPF [1]  $H(z) = \frac{v_{BPF}}{v} = \frac{1-\alpha}{2} \frac{1-z^{-2}}{1-\beta(1+\alpha)z^{-1}+\alpha z^{-2}}$
- ❖ Orthogonal component generation by SOGI<sup>[2]</sup>



Fig.3. Second Order Generalized Integrator

Fig.4. Third order integrator

- ❖ dq component generation by phase comparator<sup>[3]</sup>
- ❖ Tuning q component by PI controller<sup>[4]</sup>
- ❖ Output phase, frequency and voltage amplitude determination
- Transfer function of  $\frac{T_s}{3^{\text{rd}}}$  order integrator<sup>[2]</sup> is-  $\frac{T_s}{12} \frac{23z^{-1} 16z^{-2} + 5z^{-3}}{1 z^{-1}}$ The output voltage is calculated using the
- The output voltage is calculated using the formula as  $V = \sqrt{v'^2 + qv'^2}$

### **Simulation Results**

The performances tested by Simulink-

- ❖ Steady state 50% DC offset and harmonics
- Frequency step and harmonics
- ❖ Frequency ramp and harmonics
- ❖ Voltage swell and harmonics
- ❖ Voltage sag and harmonics
- Noise and harmonics



Fig.5. Output of DC offset and harmonics condition



Fig.7. Output of Frequency ramp and harmonics condition



Fig.9.Output of Voltage sag and harmonics condition





Fig.6. Output of Frequency step and harmonics



Fig.8.Output of Voltage amplitude step and harmonics condition



Fig.10. Noise and harmonics condition

## **Result Analysis**

% Error comparison of conventional PLL and proposed PLL structure under 0.5 pu DC offset and harmonics conditions:

| % of error under 0.5 pu DC offset and | Conventional PLL structure | Proposed<br>PLL |
|---------------------------------------|----------------------------|-----------------|
| harmonics condition in-               |                            | structure       |
| Output frequency                      | 0.2%                       | 0.002%          |
| Voltage amplitude                     | 50%                        | 1%              |
| Phase difference                      | 7%                         | 0.48%           |
| 0.20%                                 | 50%                        | 1               |



### **Future work**

- The digital PLLs are constructed at the expense of high power consumption. Further works should be carried out to reduce the power consumption.
- More simplified integrator should be used to alleviate complicacy of the system.

### Conclusion

- ❖ Though utilizing SOGI structure may introduce complexity to the basic PLL method but it can successfully suppress the DC offset.
- ❖ This PLL method provides better response to frequency ramp, amplitude step, voltage sag and so on.
- ❖ The proposed PLL structure is an improved version of conventional PLL structure.

### Acknowledgements

Dr. Md. Shamim Reza Associate Professor

Department of Electrical and Electronic Engineering Bangladesh University of Engineering and Technology Email: shamim\_reza@eee.buet.ac.bd

#### References

- 1. J.R. de Carvalho, C.A. Duque, M.V. Ribeiro, A.S. Cerqueira, T.L. Baldwin, and Ribeiro, "A PLL-based multirate structure for time-varying power systems harmonic/interharmonic estimation," IEEE Transactions on Power Delivery, vol. 24, no. 4, pp.1789-1800, Oct. 2009.
- M. Ciobotaru, R. Teodorescu, and F. Blaabjerg, "A new single-phase PLL structure based on second order generalized integrator," Proc. 37<sup>th</sup> IEEE Power Elect. Spec. Conf. (PESC), pp. 1-6, 18-22 June 2006 2006S. Golestan, M. Monfared, F. Freijedo and J. Guerrero, "Design and Tuning of a Modified Power-Based PLL for Single-Phase Grid-Connected Power Conditioning Systems," IEEE Transactions on Power Electronics, vol. 27, no. 8, pp. 3639-3650, Aug. 2012
- S. Golestan, M. Monfared, F. Freijedo and J. Guerrero, "Dynamics assessment of advanced single-phase PLL structures," IEEE Transactions on Industrial Electronics, vol. 60, no. 6, pp. 2167-2177, June. 2013.
- 4. M. Rasheduzzaman, S. Khorbotly, J.W. Kimball, "A modified SRF-PLL for phase and frequency measurement of single-phase systems," Energy Conversion Congress and Exposition (ECCE), pp. 1-7, Sep. 2018.