| Name:Zain Akhtar | EE-272L Digital Systems Design |
|------------------|--------------------------------|
|------------------|--------------------------------|

 Reg. No.: \_\_\_\_2023-EE-63\_\_\_\_
 Marks Obtained: \_\_\_\_\_\_

## Lab Manual

## **DSD Lab Manual Evaluation Rubrics**

| Assessment                  | Total<br>Marks | Marks<br>Obtained | 0-30%                                                                                                   | 30-60%                                                                                                                 | 70-100%                                                                                                   |
|-----------------------------|----------------|-------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Code Organization<br>(CLO1) | 3              |                   | No Proper Indentation<br>and descriptive naming,<br>no code organization.                               | Proper Indentation or descriptive naming or code organization.                                                         | Proper Indentation and descriptive naming, code organization.                                             |
|                             |                |                   | Zero to Some<br>understanding but not<br>working                                                        | Mild to Complete<br>understanding but not<br>working                                                                   | Complete understanding, and proper working                                                                |
| Simulation (CLO2)           | 5              |                   | Simulation not done or incorrect, without any understanding of waveforms                                | Working simulation with<br>errors, don't cares's(x)<br>and high impedance(z),<br>partial understanding of<br>waveforms | Working simulation<br>without any errors, etc<br>and complete<br>understanding of<br>waveforms            |
| FPGA<br>(CLO2)              | 2              |                   | Not implemented on<br>FPGA and questions<br>related to synthesis and<br>implementation not<br>answered. | Correctly Implemented<br>on FPGA or questions<br>related to synthesis and<br>implementation<br>answered.               | Correctly Implemented<br>on FPGA and questions<br>related to synthesis and<br>implementation<br>answered. |



## TASKS:

- ➤ When 5V is applied at terminal A, the voltage at terminal B is 0.05V and the LED does not glow.
- When 0V is applied at terminal A, the voltage at terminal B is 1.99V and the LED glows.







➤ We apply a 1 kHz, 10V (peak-to-peak) voltage square wave at terminal A using the signal generator. When the input goes from low voltage to high voltage then the

Propogation delay is 1.280μs.



When the input goes from high voltage to low voltage then the

Propogation delay is 552ns.



➤ We apply a 100kHz, 10V (peak-to-peak) voltage square wave at terminal A using the signal

generator. When the input goes from low voltage to high voltage then the

Propogation delay is 732ns.



When the input goes from high voltage to low voltage then

Propogation delay is 552ns.

the



| As we increases the frequency our signal become distorted. |  |  |  |  |  |
|------------------------------------------------------------|--|--|--|--|--|
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |
|                                                            |  |  |  |  |  |