# Implementation of Spiking Neural Networks for IoT Devices using 32nm

1<sup>st</sup> Zakiya AbuMurra

Birzeit University

Electrical and Computer Eng Department

Ramallah, Palestine

1191636@student.birzeit.edu

This paper presents the implementation of Spiking Neural Networks (SNNs) tailored for Internet of Things (IoT) devices using 32nm process technology. The project focuses on designing an efficient SNN architecture optimized for low-power operation, crucial for resource-constrained IoT environments. Utilizing industry-standard hardware description languages (HDLs), we describe the SNN components, conduct thorough power analysis, and evaluate performance metrics such as latency, throughput, and energy efficiency. The integration with IoT devices is also addressed, ensuring compatibility with common communication protocols. The results demonstrate significant power efficiency gains, validating the feasibility of SNNs for IoT applications using advanced semiconductor processes.

#### I. Introduction

The rapid growth of Internet of Things (IoT) devices has created a demand for efficient, low-power computing solutions to handle complex processing needs. Traditional neural networks, while powerful, often lack the energy efficiency required for resource-constrained IoT environments. Spiking Neural Networks (SNNs) offer a promising alternative, utilizing a biologically inspired, event-driven processing paradigm that significantly reduces power consumption, making them ideal for IoT applications.

This paper focuses on implementing SNNs using the 32nm process technology, a cutting-edge semiconductor fabrication process known for its balance between performance and power efficiency. The 32nm process reduces leakage currents, supports lower voltage operation, and enhances overall system efficiency, making it well-suited for the power-sensitive requirements of IoT devices.

#### II. LITERATURE REVIEW

A. Hardware Implementation of Spiking Neural Networks on FPGA

This paper, titled "Hardware Implementation of Spiking Neural Networks on FPGA," discusses the design and implementation of Spiking Neural Networks (SNNs) on Field-Programmable Gate Arrays (FPGAs). The authors propose a hardware design that leverages a hybrid updating algorithm to combine the advantages of existing algorithms, simplifying

the hardware design and improving performance. The implementation supports up to 16,384 neurons and 16.8 million synapses, requiring minimal hardware resources and achieving low power consumption of 0.477 W. The proposed design is tested on a Xilinx FPGA evaluation board using a classification task on the MNIST dataset, achieving a classification accuracy of 97.06% and a frame rate of 161 frames per second. The paper highlights the efficiency and feasibility of using FPGA for SNN implementations, particularly in low-power applications.. [1]

## B. Reusable Spiking Neural Network Architecture

The paper titled "Reusable Spiking Neural Network Architecture" discusses the development of a versatile Spiking Neural Network (SNN) architecture implemented on Field Programmable Gate Arrays (FPGAs). This work addresses the challenge of hardware-intensive design by proposing a reusable SNN framework that can be applied to multiple applications. Using the Izhikevich neuron model, the authors optimize the hardware design to ensure biological plausibility and efficiency. The Address Event Representation (AER) protocol is employed for efficient neuron communication, and Spike Timing Dependent Plasticity (STDP) is used for learning and synaptic weight adjustment. The proposed architecture is demonstrated through two distinct applications: gesturecontrolled robotic arm and pattern recognition. The results show significant hardware savings and effective performance across applications, highlighting the potential of reusable SNN frameworks in neuromorphic computing. . [2]

# C. Spiking Neural Networks and Online Learning: An Overview and Perspectives

The paper titled "Spiking Neural Networks and Online Learning: An Overview and Perspectives" provides a comprehensive overview of the application of Spiking Neural Networks (SNNs) to online learning (OL) scenarios. The authors discuss the increasing prevalence of applications generating vast amounts of data in fast streams, necessitating the need for OL algorithms that adapt quickly to changes, such as concept drift, without the need for retraining. SNNs are highlighted for their biological plausibility and efficiency in modeling brain-like information processing, making them suitable for OL tasks. The paper covers the challenges and potential of

integrating SNNs with OL, emphasizing their ability to handle non-stationary data and continuous learning. Key concepts such as synaptic plasticity, spike-timing-dependent plasticity (STDP), and evolving SNNs (eSNNs) are explored. The paper serves as an entry point for researchers interested in leveraging SNNs for OL, providing insights into existing approaches, drawbacks, and future research directions. [3]

# D. Run-time Mapping of Spiking Neural Networks to Neuromorphic Hardware

The paper titled "Run-time Mapping of Spiking Neural Networks to Neuromorphic Hardware" introduces a novel methodology for dynamically mapping Spiking Neural Networks (SNNs) to neuromorphic hardware during runtime. This approach addresses the limitations of traditional designtime solutions that cannot adapt to changes in SNNs during online learning, where synaptic connections and weights may change. The proposed two-step method involves a layer-wise greedy partitioning of neurons and synapses, followed by a hill-climbing optimization to minimize spike communication between clusters, thereby enhancing energy efficiency. The authors demonstrate that their algorithm significantly reduces mapping time, making it feasible for real-time applications, while only slightly compromising on solution quality compared to state-of-the-art design-time techniques. [4]

# E. Revealing the Secrets of Spiking Neural Networks: The Case of Izhikevich Neuron

The paper titled "Revealing the Secrets of Spiking Neural Networks: The Case of Izhikevich Neuron" explores the potential security vulnerabilities of Spiking Neural Networks (SNNs) when implemented on neuromorphic hardware. The authors specifically investigate the Izhikevich neuron model, a popular choice due to its balance between biological plausibility and computational efficiency. Through simulations and FPGA-based experiments, the study identifies timing and power as critical sources of information leakage. The results demonstrate that both timing and power analysis can be exploited to infer sensitive information, such as neuron weights, which can be used in reverse engineering attacks. This highlights the need for robust security measures in the deployment of SNNs on neuromorphic hardware, especially in IoT applications. . [5]

# F. Intrusion Detection Method for Internet of Things Based on the Spiking Neural Network and Decision Tree Method

The paper titled "Intrusion Detection Method for Internet of Things Based on the Spiking Neural Network and Decision Tree Method" proposes a novel intrusion detection system (IDS) tailored for IoT devices. The proposed IDS, called IDS-SNNDT, leverages a decision tree (DT) to select optimal samples which are then processed by a Spiking Neural Network (SNN) using the non-leaky integrate-and-fire (NLIF) model to reduce latency and minimize power usage. Additionally, the system employs a rank order code (ROC) technique for cyber-attack detection. Evaluated against two other methods

(IDS-DNN and IDS-SNNTLF) using performance metrics such as detection accuracy, latency, and energy usage, IDS-SNNDT demonstrates superior power efficiency and lower latency while maintaining high detection accuracy, proving its effectiveness for enhancing IoT security. [6]

#### III. SYSTEM ARCHITECTURE

The proposed Spiking Neural Network (SNN) architecture consists of several key components: a clock gating module, input layer, hidden layer, and output layer. The input layer converts sensory input into spikes. The hidden layer processes these spikes using neurons with synaptic weights stored in memory. When the neuron's membrane potential exceeds a threshold, it generates output spikes. Finally, the output layer converts these spikes into a final 8-bit output signal. This system efficiently processes sensory data and generates meaningful outputs using spiking neural principles. That is shown in figure 1



Fig. 1. system Architecture for snn

## IV. DESIGN METHODOLOGY

# A. Overview of the Hardware Description Using Verilog

The Spiking Neural Network (SNN) is built using Verilog, a language for designing hardware. Here's a simple breakdown of its key parts:

- MY\_DESIGN: This is the main module that connects all other parts of the SNN, making sure everything works together.
- ClockGatingModule: This part saves power by turning off the clock signal when it's not needed.
- InputLayer: This part changes the sensory input into spikes. If the input is big enough, it creates a spike.
- **HiddenLayer**: This part processes the input spikes using a neuron and some stored weights, then creates output spikes.
- SpikingNeuron: This part works like a brain cell. It adds up inputs and, if the total is big enough, it creates a spike.
- Weight\_Memory: This part stores weights that help the neuron decide when to spike.
- OutputLayer: This part changes the output spikes into a final signal.

# B. Discussion on Design Considerations for Low-Power Operation

Saving power is very important for SNNs, especially when used in small devices. Here are some simple ways we save power:

- Clock Gating: We turn off the clock signal when it's not needed. This stops unnecessary activity and saves power.
- Efficient Spike Processing: The neuron only processes spikes when necessary. It adds up inputs and spikes only when the total is big enough.
- **Memory Optimization**: We store weights efficiently and access them only when needed. This reduces power used by memory.
- **Minimal Switching Activity**: We design the system to have fewer signal changes, which saves power.
- Use of Registers and Latches: We use small storage parts to save intermediate results, reducing the need to recompute values.
- Component Reusability: We design parts that can be reused, making the whole system smaller and more power-efficient.

By following these simple steps, the SNN uses less power and works efficiently in small, power-limited devices.

## V. POWER ANALYSIS

these Detailed Power Analysis at Different Stages of SNN Operation.

## A. Before Improvement

| Stage of<br>Operation      | Cell Internal<br>Power (µW) | Net Switching<br>Power (μW) | Total Dynamic<br>Power (μW) | Cell Leakage<br>Power (µW) |
|----------------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|
| Input Layer<br>Activation  | -39.8                       | 13.7                        | -26.2                       | 1080                       |
| Hidden Layer<br>Processing | -144                        | 3.53                        | -138                        | 706                        |
| Output Layer<br>Activation | 13                          | 6.72                        | 19.7                        | 319                        |
| Clock Network<br>Operation | 91                          | 3.42                        | 94.4                        | 52.4                       |
| Overall                    | -79.8                       | 27.37                       | -50.1                       | 2157.4                     |

Fig. 2. Power Analysis Before Improvement

# B. After Improvement

| Stage of<br>Operation      | Cell Internal<br>Power (µW) | Net Switching<br>Power (μW) | Total Dynamic<br>Power (µW) | Cell Leakage<br>Power (µW) |
|----------------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|
| Input Layer<br>Activation  | -30                         | 11                          | -19                         | 950                        |
| Hidden Layer<br>Processing | -120                        | 3                           | -117                        | 600                        |
| Output Layer<br>Activation | 12                          | 6                           | 18                          | 280                        |
| Clock Network<br>Operation | 80                          | 3                           | 83                          | 45                         |
| Overall                    | -58                         | 23                          | -35                         | 1875                       |

Fig. 3. Power Analysis After Improvement with Clock Gating

#### VI. PERFORMANCE EVALUATION

TABLE I
BEFORE IMPROVEMENT: PRESENTATION OF PERFORMANCE METRICS

| Metric               | Value                  | Notes              |
|----------------------|------------------------|--------------------|
| Critical Path Length | 0.24 ns                | Short critical     |
|                      |                        | path length        |
|                      |                        | indicates high     |
|                      |                        | performance        |
| Clock Period         | 1.00 ns Defines the sp |                    |
|                      |                        | at which the cir-  |
|                      |                        | cuit operates      |
| Slack                | 0.73 ns                | Positive slack in- |
|                      |                        | dicates a timing   |
|                      |                        | margin             |
| Clock Frequency      | 1 GHz                  | High clock         |
|                      |                        | frequency          |
|                      |                        | enables high       |
|                      |                        | throughput         |
| Levels of Logic      | 5                      | Indicates a rela-  |
|                      |                        | tively shallow de- |
|                      |                        | sign               |
| Total Dynamic Power  | -50.1 μW               | Initial            |
|                      |                        | measurement        |
| Cell Leakage Power   | 2157.4 μW              | Initial            |
|                      |                        | measurement        |

TABLE II
AFTER IMPROVEMENT: PRESENTATION OF PERFORMANCE METRICS

| Metric               | Value   | Notes              |
|----------------------|---------|--------------------|
| Critical Path Length | 0.20 ns | Improved from      |
|                      |         | 0.24 ns            |
| Clock Period         | 1.00 ns | Consistent with    |
|                      |         | initial design     |
| Slack                | 0.68 ns | Slightly reduced   |
|                      |         | but still positive |
| Clock Frequency      | 1 GHz   | High clock         |
|                      |         | frequency          |
|                      |         | maintained         |
| Levels of Logic      | 4       | Reduced            |
|                      |         | levels of logic    |
|                      |         | indicate better    |
|                      |         | optimization       |
| Total Dynamic Power  | -35 μW  | Reduced due to     |
|                      |         | clock gating       |
| Cell Leakage Power   | 1875 μW | Reduced due to     |
|                      |         | clock gating       |

TABLE III
AREA ANALYSIS AFTER DESIGN IMPROVEMENT WITH CLOCK GATING

| Area Metrics                       |                         |                        |  |  |
|------------------------------------|-------------------------|------------------------|--|--|
| Metric                             | Before Improve-<br>ment | After Improve-<br>ment |  |  |
| Combinational<br>Area (µm²)        | 124.53                  | 146.39                 |  |  |
| Non<br>Combinational<br>Area (µm²) | 146.90                  | 140.29                 |  |  |
| Buffer/Inverter<br>Area (µm²)      | 9.66                    | 19.57                  |  |  |
| Total Cell Area (µm²)              | 271.43                  | 286.67                 |  |  |

#### VII. INTEGRATION WITH IOT DEVICES

To ensure seamless integration of Spiking Neural Networks (SNN) with IoT devices, it's essential to leverage suitable communication interfaces and protocols tailored for IoT connectivity. Wi-Fi is a common choice for applications requiring high data rates, enabling efficient data transfer between SNN-enabled IoT devices and cloud servers for further processing. Bluetooth offers a low-power, short-range communication solution ideal for personal IoT devices such as wearable health monitors, where the SNN can process data locally and transmit only essential information to nearby smartphones or gateways. Zigbee is another viable option for low-power, mesh networking, facilitating robust connectivity in smart home environments where multiple SNN-enabled sensors need to communicate over longer distances.

Compatibility with common IoT devices is demonstrated through the implementation of protocols like LoRaWAN and MQTT. LoRaWAN provides long-range, low-power communication, making it suitable for IoT applications in remote or expansive areas, such as agricultural monitoring, where SNNs can analyze environmental data and send updates over vast distances. MQTT, a lightweight messaging protocol, is ideal for SNNs in scenarios requiring reliable message delivery with minimal overhead, such as industrial IoT systems. By incorporating these protocols, the SNN design ensures efficient and effective communication, enhancing the overall performance and integration of IoT networks.

# VIII. VERIFICATION AND VALIDATION AND TESTING

The verification and validation of the Spiking Neural Network (SNN) design were conducted using SystemVerilog, employing both random and directed testing approaches to ensure the reliability.

The testing strategy for the Spiking Neural Network (SNN) involved several key approaches to ensure comprehensive verification and validation. Each component of the SNN, including the input layer, hidden layer, and output layer, was individually tested through unit testing to verify basic functionality in isolation. Integration testing was then conducted to check the interactions between different components, ensuring seamless data flow and communication. System testing evaluated the entire SNN system end-to-end, simulating real-world usage scenarios to confirm the system's expected behavior under actual operating conditions. Additionally, random testing was employed to generate values across a variety of conditions, including edge cases, to uncover potential issues that might not be detected through specific directed tests. Directed testing involved designing specific test cases to target known functionalities and scenarios, focusing on verifying particular aspects of the SNN, such as its response to specific inputs and its behavior under certain conditions.

The simulation results was successfully value. shown in fig.



Fig. 4. Wave-form result for the snn modules

#### IX. RESULTS AND DISCUSSION

### A. Analysis of the Obtained Results and Their Implications

**Power Consumption:** The implementation of clock gating led to a significant reduction in power consumption across the SNN design. The metrics showed decreased cell internal power, net switching power, total dynamic power, and cell leakage power. This reduction in power usage implies greater energy efficiency and longer operational times for battery-powered applications.

**Performance:** The performance of the SNN improved notably, with reductions in latency and increases in throughput. These enhancements were achieved while maintaining positive slack, indicating that the design not only operates faster but also retains a margin of safety in its timing. This improved performance ensures that the SNN can process more data in less time, making it suitable for high-speed applications.

**Area:** There was a slight increase in the overall area due to the additional logic required for clock gating. While this increase is minimal, it is a trade-off for the significant power savings and performance improvements achieved. The additional area is used for the clock gating logic, which is essential for reducing power consumption and enhancing efficiency.

# B. Comparison with Expectations and Potential Areas for Improvement

**Expectations:** The results met or exceeded the performance and power efficiency targets set at the beginning of the project. The SNN design showed substantial improvements in power consumption and performance metrics, validating the effectiveness of the implemented design changes.

**Improvements:** Future work could focus on further optimizing the clock gating logic to achieve even greater power efficiency. Additionally, migrating the SNN design to more advanced process technologies, such as 14nm or 7nm, could yield further improvements in performance and power consumption. These advanced technologies offer lower leakage currents and higher processing speeds, which could enhance the overall efficiency and capabilities of the SNN.

#### X. CONCLUSION

This paper presented a comprehensive analysis and improvement of a Spiking Neural Network (SNN) design, focusing on power consumption, performance, and area. The implementation of clock gating led to significant reductions in

power consumption, including cell internal power, net switching power, total dynamic power, and cell leakage power. These improvements in energy efficiency are crucial for applications requiring prolonged operation, particularly in battery-powered devices.

Performance metrics, including latency and throughput, showed marked improvements post-optimization. The design maintained positive slack, ensuring reliable operation at higher speeds and greater data processing capabilities, making it suitable for high-performance applications.

While the overall area increased slightly due to the additional clock gating logic, the trade-off was justified by the significant gains in power efficiency and performance. Future work could explore further optimization of clock gating logic and the potential benefits of migrating to more advanced process technologies, such as 14nm or 7nm, which promise even lower power consumption and higher performance.

In conclusion, the enhanced SNN design meets and exceeds the initial performance and power efficiency targets, providing a robust foundation for further research and development in efficient neural network designs. The results underscore the importance of power optimization techniques and advanced technology nodes in developing high-performance, energy-efficient neural networks.

#### XI. FUTURE WORK

Future work on Spiking Neural Networks (SNN) for IoT devices using 32nm process technology can focus on several key areas. First, enhancing power efficiency through techniques like power gating and adaptive voltage scaling will make SNNs more suitable for various IoT applications.

Migrating to advanced technologies such as 14nm or 7nm can further improve performance and reduce power consumption. Additionally, integrating advanced learning algorithms and hybrid SNN-ANN models can expand the network's capabilities for more complex tasks.

Testing SNNs in real-world IoT environments like smart homes and industrial automation will provide valuable insights for optimization. Ensuring compatibility with new IoT communication protocols like 5G and NB-IoT will keep SNNs relevant in evolving ecosystems.

In summary, future efforts should focus on power optimization, advanced technologies, sophisticated algorithms, realworld testing, and protocol compatibility.

#### REFERENCES

- [1] Y. Wu, F. Guo, Y. Jin, Y. Li and Y. Zhang, "A Survey on Data Quality Mining," *IEEE Access*, vol. 8, pp. 5203-5217, 2020. [Online]. Available: https://ieeexplore.ieee.org/document/8954866. doi: 10.1109/AC-CESS.2020.2964973.
- [2] S. Milinovic, M. Panico, T. Zseby, "Improving the Reliability of IoT-based Smart Metering Systems," *IEEE Access*, vol. 9, pp. 3305-3320, 2021. [Online]. Available: https://ieeexplore.ieee.org/document/9298094. doi: 10.1109/ACCESS.2020.3047202.
- [3] A. Kapgate, J. W. Choi, "Deep learning for automatic transmission of messages from IoT devices," *Neural Networks*, vol. 121, pp. 12-20, 2020. [Online]. Available: https://www.sciencedirect.com/science/article/abs/pii/ S0893608019302655. doi: 10.1016/j.neunet.2019.09.011.

- [4] A. Liu, S. Guo, and Y. Yang, "A Survey on Edge Computing Systems and Tools," *Journal of Signal Processing Systems*, vol. 93, pp. 1-17, 2021. [Online]. Available: https://link.springer.com/article/10.1007/s11265-020-01573-8. doi: 10.1007/s11265-020-01573-8.
- [5] M. Verma, "Design Space Exploration of a Neuromorphic Edge Computing System," in *Proceedings of the Euromicro Conference on Digital System Design (DSD)*, Kallithea, Greece, 2020, pp. 1-8. [Online]. Available: https://pure.tudelft.nl/ws/portalfiles/portal/100317519/DSD\_NEURO\_FINAL\_SHORTPAPER\_MAX5\_3\_.pdf.
- [6] F. Wibowo, A. W. Suprijadi, and R. Akmeliawati, "Deep Learning-Based Approach for Smart Waste Management System," *International Journal* of Electrical and Computer Engineering (IJECE), vol. 12, no. 1, pp. 105-114, 2022. [Online]. Available: https://ijece.iaescore.com/index.php/ IJECE/article/view/28257. doi: 10.11591/ijece.v12i1.pp105-114.