# INTRODUCTION

#### Outline

- Review Basic Computer of System Architecture I
- Introduce Pico-processor
- Memory Access Cycle
- Input/Ouput Instructions

#### Introduction: the Pico-Processor

- Objective
  - Simple design of a processor
  - Executes a few simple instructions
  - Gain understanding of processor hardware principles
- Basic idea
  - Processor is basically a collection of digital logic components

#### Basic Computer Architecture



#### Computer Architecture I – Reminder

#### Basic Computer

- 8 General purpose Register
  - ✓ Support Load, Reset, Increment
- 16 bit common data bus
- 12 bit address bus
- $-2^{12} = 4096$  word memory space = 4096 x 16 bit
- Complete instruction set architecture
  - ✓ Data manipulation
  - ✓ Program flow
  - ✓ Input/output



#### Basic Computer Instruction Set

- There are three types of instructions which have different formats:
- Memory Reference Instruction MRI
  - Direct Addressing (I=0)
  - Indirect Addressing (I=1)
- Register Reference Instruction RRI
- Input-Output Instruction IOI



| Symbol | l=0  | l= 1 | Description                          |  |  |
|--------|------|------|--------------------------------------|--|--|
| MRI    |      |      |                                      |  |  |
| AND    | 0xxx | 8xxx | AND memory word to AC                |  |  |
| ADD    | 1xxx | 9xxx | Add memory word to AC                |  |  |
| LDA    | 2xxx | Axxx | Load memory word to AC               |  |  |
| STA    | 3xxx | Bxxx | Store content of AC in memory        |  |  |
| BUN    | 4xxx | Cxxx | Branch unconditionally               |  |  |
| BSA    | 5xxx | Dxxx | Branch and save return address       |  |  |
| ISZ    | 6xxx | Exxx | Increment and skip if zero           |  |  |
| RRI    |      |      |                                      |  |  |
| CLA    | 7800 |      | Clear AC                             |  |  |
| CLE    | 7400 |      | Clear E                              |  |  |
| CMA    | 7200 |      | Complement AC                        |  |  |
| CME    | 7100 |      | Complement E                         |  |  |
| CIR    | 7080 |      | Circulate right AC and E             |  |  |
| CIL    | 7040 |      | Circulate left AC and E              |  |  |
| INC    | 7020 |      | Increment AC                         |  |  |
| SPA    | 7010 |      | Skip next instruction if AC positive |  |  |
| SNA    | 7008 |      | Skip next instruction if AC negative |  |  |
| SZA    | 7004 |      | Skip next instruction if AC zero     |  |  |
| SZE    | 7002 |      | Skip next instruction if E is 0      |  |  |
| HLT    | 7001 |      | Halt computer                        |  |  |
| IOI    |      |      |                                      |  |  |
| INP    |      | F800 | Input character to AC                |  |  |
| OUT    |      | F400 | Output character from AC             |  |  |
| SKI    |      | F200 | Skip on input flag                   |  |  |
| SKO    |      | F100 | Skip on output flag                  |  |  |
| ION    |      | F080 | Interrupt on                         |  |  |
| IOP    |      | F040 | Interrupt off                        |  |  |

# BASIC COMPU T E R

#### Instruction Set Completeness

- A computer instruction set is complete if it can be used to evaluate any function that is known to be computable.
- To be complete, the instruction set must contain enough instructions in each of the following categories:
  - 1. Arithmetic, logic, and shift instructions.
  - 2. Instructions for moving information to and from memory and processor registers. (load/store)
  - Program control instructions together with instructions that check status conditions.
  - 4. Input and output instructions

#### Instruction Set Completeness

- Program control instructions, such as branch instructions, are used to change the sequence in which the program is executed.
- Input and output instructions are needed for communication between the computer and the user (outside world).
- In this context, the instruction list of the Basic Computer is complete as it provides enough instructions in each category.

#### Basic Computer Instruction Cycle

- A program residing in the memory of the computer consists of a sequence of instructions. Each instruction is executed in several steps:
  - 1. Fetch an instruction from memory.
  - 2. Decode the instruction.
  - 3. Read the effective address from memory if the instruction has an indirect address.
  - 4. Execute the instruction.
- Upon the completion of step 4, the control goes back to step 1 to start over the cycle for the next instruction.
- The process is repeated indefinitely unless a HALT instruction is encountered.

#### Basic Instruction Cycle

 Computer performs the instruction cycle forever! (or at least until it is turned off, faces an error or is instructed to STOP)



## **Detailed Instruction Cycle**



#### **Detailed Instruction Cycle**

- TO Instruction address calculation: Determines the address of the next instruction to be executed (PC)
- T1 Instruction fetch Reads the instruction from memory location into the processor - IR
- T2 Instruction operation decoding Analyzes the instruction to determine the type of operation to be performed and the operand(s) to be used
- T3 Operand address calculation Determines the operand address (if needed) - AR

#### **Detailed Instruction Cycle**

- T4 Instruction execution Operand fetch: Fetches the operand from memory or reads it from I/O -> AC
- T5 Instruction execution Data operation: Performs the operation indicated in the instruction (ALU)
- T6 Instruction execution Operand store: Write the results into memory or out to I/O

#### High Level Division of Instruction Cycle

 We first divide the instruction cycle into 2 major phases: ASM Level1 (High level of detail)

1. Fetch Phase: T0-T2

2. Execution Phase: T3-T6



#### Fetch Cycle – @ ASM Level1

- Fetch instruction from memory location specified by PC to Instruction Register (IR)
  - T₀: AR ← [PC] Transfer contents of PC to Memory Address Register
  - 2. T<sub>1</sub>: IR <- [M(AR)] Fetch instruction = contents of addressed memory location [M(AR)] is transferred to the IR
  - 3. T<sub>1</sub>: PC<-PC+1 PC incremented to point to the next instruction
  - 4. T<sub>2</sub> Instruction decoded by CU now that instruction is in IR

Fetch Cycle is concerned with the following registers (highlighted in light blue):

- 1. AR
- 2. PC
- 3. IR



#### How Instructions are Decoded?

- Instructions are decoded using the Instruction Decoder
  - 3x8 decoder
  - 3bit input: bits [14:12] of the instruction register (IR)
  - 8 bit output: one-hot instruction



#### How is Timing Determined?

- The Control Unit utilizes a 4-bit (modulo 16) counter and 4-to-16 decoder the determine Timing events T0-T15
  - First few timing events are used by Fetch cycle
  - Last few are used by Exec cycle





#### Pico Controller

- Simple design of a processor
- Executes a few simple instructions
- Processor is basically a collection of digital logic components
  - Arithmetic Unit: support only ADD/SUB
  - 2 Accumulator Registers A & B
  - 8 bit data bus
  - Up to 4 input devices
  - Up to 4 output devices

#### Pico Controller Instruction Set

| Instruction | Operands               | RTL |       | Instruction Code |
|-------------|------------------------|-----|-------|------------------|
| ADD         | N/A                    | Α   | A + B | 001XXXXX         |
| SUB         | N/A                    | Α   | A - B | 011XXXXX         |
| IN          | Device#, Dest Register | dd  | ii    | 101Xiidd         |
| OUT         | Src Register, Device#  | 00  | SS    | 111Xssoo         |
| MOV         | Src & Dest Registers   | dd  | SS    | 010Xssdd         |



#### Computer Memory



#### Computer Memory



#### Computer Memory – RAM & ROM



READ\_L is active low read enable WRITE\_L is active low write enable

#### Memory Read Cycle

- A. CPU put read address on the address bus and initiate R/W OP
- B. At next pos-edge of bus clock, CPU set READ\_L control bit
- C. Data become available on the data bus shortly after
- D. On neg-edge pf bus cock CPU
  deassert READ\_L signal, RW\_L
  is also deasserted on next posedge of CPU clock



#### Memory Write Cycle

- A. CPU put read address on the address bus and initiate R/W OP
- B. At next pos-edge of CPU clock, CPU put data on the data bus
- C. On the nect pos-edge of bus clock, CPU asserts WRITE\_L control signal
- D. Data is written shortly after, and on neg-edhe of bus clock CPU de-assert WRITE\_L signal
- E. On next pos-edge of CPU clock CPU de-assert RW\_L signal



#### Pico Controller CPU



#### Connecting RAM & ROM to the CPU



# Program in Computer Memory

|   | Operation |   | Comment Field    | Addr | Contents  |  |
|---|-----------|---|------------------|------|-----------|--|
|   | Field     |   |                  |      |           |  |
| 1 | IN        | 1 | (A) ← (Switches) | 0:   | 1010 0001 |  |
| 2 | MOV       |   | (B) ← (A)        | 1:   | 0100 0000 |  |
| 3 | IN        | 1 | (A) ← (Switches) | 2:   | 1010 0001 |  |
| 4 | ADD       |   | (A) ← (A) + (B)  | 3:   | 0010 0000 |  |
| 5 | OUT       | 2 | (LED) ← (A)      | 4:   | 1110 0010 |  |

#### Instruction Register and Decoder

- Instruction register
  - Used to hold the computer instruction
- Instruction decoder
  - Logic circuit that decodes instruction
  - Asserts logic signals for each operation example IN used as clock signal to latch data into the A register
  - Other logic signals not shown decode OUT and IN operands to select devices

### Instruction Register and Decoder



#### Program Counter & Address Register



#### IN Instruction Execution Cycle

 Need to start thinking about time it takes to execute instructions by considering the steps to execute an instruction

#### Fetch instruction

- Transfer contents of PC to Memory Address Register
- Contents of addressed memory location transferred to Instruction Register (instruction decoded)
- Instruction decoder asserts IN signal line

#### Execution

- Data in switches are transferred to A register
- PC incremented to 0001
- Process repeated for next instruction

#### **CPU State Machine**



#### **CPU State Machine**

- Break down instruction into small elements states
  - Each element-state takes an amount of time
  - Allows time for event to occur
  - Event: Propagation of signals
- Sequence Controller:
  - Implements state machine
  - With Instruction decoder, generates control signals at appropriate time



### System Timing

- Sequential state machine operated by clock
- Consider 1 MHz clock –
- Pulse every 1 usec for each state



### Program Execution Time

 Using 1 MHz clock, following table shows time to execute program

| Instruction  | Number of states |  |  |
|--------------|------------------|--|--|
| IN 1         | 4                |  |  |
| MOV          | 4                |  |  |
| IN 1         | 4                |  |  |
| ADD          | 5                |  |  |
| OUT 2        | 4                |  |  |
| Total states | 21 = 21 µsec     |  |  |

#### I/O Synchronization and Wait States

- Wait state is used to synchronize with external event
  - Deals with slower devices (e.g. switches)



Note: We can also add wait state for OUT instruction

#### What is missing

- Memory Reference instructions
  - Using different addressing modes
- Program control instructions
- Interrupts
- · What else?!
- Will cover these later...

# Final Design



#### References

 Fredrick M. Cady, Microcontrollers and Microcomputers: Principles of Software and Hardware Engineering – Chapter 1 & 2