

**VOLUME 1** 

FEBRUARY

ISSUE 7



## **EDITORIAL**

"Those not busy bein' born are busy dyin'" goes the Bob Dylan song. We try to grow a little with each issue of The VIPER, to do more of what works and less of what doesn't. A case in point is our recent attempt to provide royalties for authors of excellent VIP software by selling, rather than publishing their works. This concept had been very well received in our other publications, but we received more complaints than orders from VIPers. LIFE and BASEBALL will continue to be available, but we won't make any more additions to the library.

Our recent issues have each centered around a theme, such as Games, Printers, or Editors. I guess this is our potpourri issue. Our feature article is one I never thought I'd see - a hardware modification to provide double-resolution horizontal displays. Since this is a pretty complex construction project, we'd like to hear from anyone who makes up a PC board for the circuit - we'd be happy to distribute them to VIPER readers.

I'm already putting the next issue together. It will have a great Lunar Lander program, and an article on getting CHIP-8 up on the ELF II. We'll also have the conclusion of the Studio II conversion series. See you next month.

Rick Simpson

# SUBSCRIPTION RATES, ADVERTISING RATES AND OTHER ESSENTIAL INFORMATION

The VIPER is published ten times per year and mailed to subscribers on the 15th day of each month except June and December. Single copy price is \$2.00 per issue, subscription price is \$15.00 per year (all ten issues of one volume). Dealer prices upon request. Outside of Continental U.S. and Canada, add \$10.00 per subscription for postage (\$1.00 for single copy).

Readers are encouraged to submit articles of general interest to VIP owners. Material submitted will be considered free of copyright restrictions and should be submitted by the 1st day of the month in which publication is desired. Non-profit organizations (i.e., computer clubs) may reprint any part of the VIPER without express permission, provided appropriate credit is given with the reprint. Any other persons or organization should contact the editor for per-

mission to reprint VIPER material.

Advertising rates are as follows:

1/4 page - 25.

3/4 page -65.

1/2 page -45.

full page - 85.

Less than 30% of the VIPER will be available for advertising. Please send camera ready copy in the exact page size of your ad on 8-1/2 x 11 white stock by the 1st day of the month in which you'd like the ad to appear. Photos should be glossy black & white in the exact size to be printed. Payment required with copy.

The VIPER is an Aresco Publication, edited by Rick Simpson. For information contact Editor, VIPER, P.O. Box 43, Audubon, PA 19407.

VIP is a registered trademark of RCA Corporation. The VIPER is not associated with RCA in any way, and RCA is not responsible for its contents. Inquiries should be directed to ARESCO at the address above or by telephone to (215) 631-9052.

### CONVERTING THE STUDIO II PART 2

### Constructing the Card

The schematic for the plug-in PROM card is shown in Figure 3. It uses a Harris 7641 fusible-link PROM (tri-state outputs). The circled letters are the edge-connector pins. (5/2 x 8)

The program for the PROM is shown in Figure 4. Since the Studio II uses promarily CMOS logic, the 4050s were included on the card to buffer the address lines. The 4042 and 4001 latch and decode the high-order addresses (400 through 05FF). The diode to CE1 disables the Studio II RAMS whenever the PROM is addressed.

Before starting the construction, make sure the card you're using will fit into the Studio II socket, clearing the aluminum grounds pins on each side.

When using the card, the PROM will draw an additional 100 mA or so from the Studio II power supply, putting the total drain close to the 250 mA maximim of the 9V power supply. On most Studio IIs, this will cause no problem unless you have a marginal power supply. If you have problems and suspect the supply, measure the 9V with the prom card plugged in. If it has dropped to 7V or less, you'll need to try another power supply.

Note: Keep in mind that most of the ICs used on the plug-in card are CMOS and thus can be damaged by static electricity. Use care when handling the card under dry humidity conditions.

### Using the PROM Card

Once the programmed PROM card is inserted in the Studio II, and of four "modes" may be selected via keyboard A:

Load Mode (Key 1)

When key 1 is pressed, the Studio II waits for the starting address of the program you intend to load. You enter this address in hex notation, using the A keyboard for digits 0 through 9 and the B keyboard for digits A through F (A=1, B=2, C=3, D=4, E=5, F=6). An overlay for the B keyboard, which you can make from thin, clear plastic, will make it easier. The address wil be displayed on the TV. The normal start address is 0800, and your program can normally exend

from there to address 08FB. There is also RAM from address 0900 to 09FF: this RAM is normally bit-mapped onto the display as described earlier, but may be used for program storage if your program doesn't need a full display. Programs as complex as a "Lunar Lander" program can be written in this small memory by making use of subroutines that are in the plug-in PROM and which can be called by your program. These routines will be described next month.

After you enter the four-digit start address, you next enter the first byte of the program. Then continue to key in your code through the keyboards, one byte after another, until you're done. You'll notice that the address display automatically increments itself as you enter each byte, and that each data byte is displayed as it is entered.

### Memory-Read Mode (Key 2)

When key 2 is pressed, enter the address of the memory location you wish to examine. Pressing any key on keyboard A will then display the byte stored at that location.

Continuing to press any key on the A keyboard will sequentially step through memory, displaying its contents and incrementing the address display at the same time.

### Run Mode (Key 3)

The program that has just been loaded can be run by pressing key 3 and then entering the four digit start address of the program. The program will start running as soon as the last digit of the start address has been entered, and will use R9 as the program counter.

### Shift Mode (key 4)

Suppose you have loaded a program and then want to add several bytes in the middle of it. Pressing key 4 and then entering a four-digit start address will allow you to shift the entire program, beginning with this address, one location higher in memory. The shifting is done by pressing either key 8 or key 9 on the A keyboard. Press key 8 to shift page 8 (0800-08FB) or press key 9 to shift page 9 (0900-09FF). Each key press will shift the entire program after the shift start address one location higher in memory.

When you have completed your entries in one mode and wish to switch to another mode, press key 0 on the B keyboard. <u>DO NOT PRESS "CLEAR"!!!</u>

Pushing "CLEAR" will destroy part of the program you have just entered!

After key 0 has been released, you may select the next mode. Pressing key 0 on the B keyboard also causes the control program in the PROM to store most of the 1802 internal 16-bit registers in memory so they can be examined using the Menory Read Mode. This is very useful when trying to debug a program.

All registers except RO,R1, R2, and R8 are stored in the RAM at addresses 09B3 to 09CF. The last digit of the address is the register number; if the third address digit is B, it's the low-order register address. For example, 09B5 contains the contents of 1802 register R5.0 (the low-order 8 bits of register R5), While 09C5 contains the contents of register R5.1 (the high order 8 bits of register R5).

NEXT MONTH - Programming the System

| ADDRESS       |      |      |       | DATA | (HEX) |      |              |             |
|---------------|------|------|-------|------|-------|------|--------------|-------------|
| <b>0</b> 400  | 0402 | F804 | B1B5  | F8AA | A1F8  | ODA5 | D5F8         | 09BB        |
| 0410          | BDB2 | F800 | ABA2  | 22F8 | 05B3  | BC7A | E2E2         | F874        |
| 0420          | A3D3 | 30E2 | D3F8  | DCAD | D3D3  | 86B9 | D3F8         | D2AD        |
| 0430          | D3D3 | 86A9 | 97FB  | 0132 | 7497  | FB03 | 3245         | 97FB        |
| <b>0</b> 440  | 0432 | 8A30 | 46D9  | F874 | A3D3  | 09A6 | F8D6         | A3D3        |
| 0450          | F8D6 | ADD3 | F874  | A3D3 | 1999  | A6F8 | D6A3         | D3F8        |
| <b>0</b> 460  | DOAD | D389 | A6F8  | D6A3 | D3F8  | D2AD | D397         | FB01        |
| 0470          | 327C | 304A | D3F8  | D6AD | D3D3  | 8659 | 19F8         | 70A3        |
| 0480          | D3F8 | D6AD | D3D3  | 8659 | 3059  | F874 | A3D3         | 94B6        |
| 0490          | F8FC | A646 | 5626  | E686 | 7316  | 89F3 | 263A         | 93E2        |
| <b>04AO</b>   | 308A | OFOF | OFOB  | 030F | 7270  | C422 | 7822         | 528B        |
| <b>0</b> 4B0  | A09B | B028 | E2 E2 | 80E2 | 20A0  | E220 | AOE2         | 20A0        |
| <b>0</b> 4C0  | E23C | B622 | F800  | 5262 | 37D0  | 2284 | 5262         | 30A8        |
| <b>0</b> 4D0  | F805 | B8F8 | 43A8  | 37D6 | 3CD8  | 34DA | 72F8         | <b>2852</b> |
| 04E0          | 30A9 | 94B7 | F870  | A330 | 24XX  | XXXX | XXXX         | XXXX        |
| <b>0</b> 4F0  | XXXX | XXXX | XXXX  | XXXX | XXXX  | XXXX | XXXX         | XXXX        |
| <b>0</b> 500  | 3039 | 222A | 3E20  | 2434 | 2628  | 2E18 | 141C         | 1012        |
| 0510          | F080 | F080 | F080  | 8080 | F050  | 7050 | F050         | 5050        |
| <b>0</b> 520  | F080 | F010 | F080  | F090 | F090  | F010 | F010         | F090        |
| <b>0</b> 530  | F090 | 9090 | F010  | 1010 | 1060  | 2020 | 2070         | AOAO        |
| 0540          | F020 | 20F8 | D1A2  | F809 | B2BD  | F8D8 | 73F8         | 9F52        |
| <b>0</b> 550  | 92B1 | 82A1 | 22D1  | 7321 | 2141  | 21FF | 0151         | FB82        |
| <b>0</b> 560  | 3A55 | F804 | B1B5  | F8AA | A1F8  | CFAD | <b>1</b> D30 | F2D5        |
| <b>0</b> 570  | F8FF | A638 | 93A6  | E214 | 8452  | 6222 | 3682         | 3F77        |
| <b>0</b> 580  | FC09 | FAOF | B47B  | F804 | A888  | 3A89 | F804         | A836        |
| <b>0</b> 590  | 8C37 | 8C88 | 30BD  | 97D5 | 96AC  | OCAC | F805         | A7F8        |
| <b>0</b> 5A0  | 005D | 8DFC | O8AD  | 4C5D | 8DFC  | 08AD | 2787         | 3AA6        |
| <b>0</b> 5B0  | 31BA | 7B8D | FF2F  | AD94 | 3099  | 7A30 | E33A         | 8F7A        |
| <b>0</b> 5C0  | 86FB | FF32 | C730  | 9794 | B630  | 74XX | XXXX         | XXXX        |
| 05D0          | XXXX | XXXX | XXD5  | 86F6 | F6F6  | F6B6 | 86FA         | OFB4        |
| <b>05 E</b> 0 | 3097 | XXD5 | 96FE  | FEFE | FE52  | 94F1 | A630         | 6FXX        |
| 05F0          | XXXX | F800 | 5D8D  | FBFF | 3A6C  | F80D | A5D5         | XXXX        |

Figure 4 - PROM Listing



# DOUBLE-BUFFER SPEEDUP HARDWARE FOR 64X128 GRAPHICS WITH THE COSMAC 1802 AND THE 1861 VIDEO CHIP

The accompanying diagrams and tables describe a "ping-pong" or double-buffer memory system which can be added on to an essentially unmodified 1802-1861 combination to double the available graphics resolution in both axes, with <u>square</u> picture elements. The add-on buffer is usable either with a VIP and the CHIP-10 interpreter, or with an ELF or other COSMAC system with machine language programs.

The complete system uses 18 ordinary integrated circuits, 14 and 16 pin DIP's. Two are CMOS hex buffers, two are high-speed 256X1 TTL RAMs, and the rest are common 7400 TTL. LS TTL could be used instead, and the package count could be reduced slightly by using data selector or ROM logic for control. The packaging consisted of wire-wrap sockets fastened with 2-56 screws to an OK Machine & Tool HB-1 Hobby Board; this board fits the 44-pin Expansion Interface socket on the VIP (left rear). If your VIP has no sockets, the OK CON-1 connector, designed for wire wrap, will fit with only slight dogleg bending of the wirewrap pins. Tie the bus strips on the card into interleaved grids, one for †5 volts and one for ground, with frequent cross-connections; distribute at least 5 or 6 0.01 uf disc ceramic bypass capacitors around the board, with short leads, between +5 and ground buses. Provide more D.C. power; the board takes about 300 ma with standard TTL. I use the stock VIP power supply just for the buffer board; the VIP itself (with 4K memory) now runs from a separate 1-amp supply.

Functionally, the buffer is simple: a pair of 128-bit memories (256-bit stock RAMS used inefficiently), with address counters and control. One of the two memory systems (called "Left" and "Right" on the schematics) accepts and stores two successive 64-bit lines of video output data from the 1861 at its standard 1.76 mHz rate. Meanwhile, the other memory system is putting out high-resolution video at a 3.52 mHz rate; it outputs the same information twice, on two successive TV scan lines. The stored video came, of course, from the 1861 on the previous two scan lines; the twin memory systems swap roles every two scan lines. The role swapping is controlled by the 7474, which functions as a 2-bit counter clocked by the horizontal sync pulses. The Q and  $\overline{Q}$  outputs of this counter select either the 1.76 mHz or the 3.52 mHz clock for each of the 8-bit address counters (74163's), and switch the memory chips to either READ or WRITE mode as appropriate. The memories are Fairchild 93421's, very fast (35 nsec) TTL unit with tri-state outputs.

The basic concept and operation of the buffer are, as described above, pretty straightforward; the device data sheets will clear up any subtle details. The control of the address counters is, unfortunately, much more complicated and hard to follow. Study the two tables which describe the sequence of counter states, STOP states, and control signals.

The basic requirement is that the counters start at exactly the right time, i.e., the beginning of each scan line, in the proper initial state (0 or 64), and stop counting and hold exactly 64 counts later (when writing) or 128 counts later (when reading out) as the video scan line ends. A pulse signal can easily be derived from COSMAC state code signals SCO and SC1 gated with timing pulse TPB; the first occurrence of this pulse coincides with the beginning of the actual video output (left edge of the display window). This signal (called S2 TPB on the drawings) thus serves nicely to start the counters; however, there is no easy way to derive a corresponding signal at exactly the right time to stop the counters. S2, the DMA state, ends 1/8 line too soon. The solution chosen is to have the counters stop themselves when they reach the proper state; as noted in the table, this happens whenever the MSB=1 in state 128 or 192. The MSB is fed back through an inverter to the counter-enable input to do this.

When in the read (output) mode, the counter reaches the proper stop state (128) naturally, after counting up from 0 to 127 in one scan line. When in the write (input) mode, the counter must stop after state 63. When a logic gate array senses state 63, the top two date-input bits of the counter are made = to 1, and the LOAD input is made active (=0), causing the counter to go to state 192 on the next clock pulse and stop there.

The S2 TPB signal actually occurs 8 times during each scan line, but only the first occurrence is wanted. Furthermore, the counter must be either set to 0 (if it's stopped in state 128) or to 64 (if it's stopped in state 192). These requirements are met by gating S2•TPB so that it only causes counter reset or jam set to 64 when the counter is already stopped at either 128 or 192 respectively.

The INTERRUPT signal from the 1861 occurs at the beginning of the video frame, and sets both address counters and the ping-pong counter to the proper initial states to start everything off on the proper foot. The first (top) line seen on the screen is actually the last line from the previous frame, sometimes with some displacement. This effective loss of one line out of 64 seemed to me not worth the trouble to fix.

The only actual mod needed to the VIP hardware is to lift the 200 ohm video output summing resistor from ground so that the 1861 output signals will have enough voltage swing to drive the CMOS buffer gates. Standard 32X64 operation can be had either via the switch with the board plugged in, or via the normal VIP video output by re-grounding the 200 ohm resistor, with or without the card plugged in.

As indicated briefly in accompanying waveform sketch, the TPB signal does <u>not</u> occur sharply coincident with the 1.76 mHz clock edges, as drawn so prettily on all the RCA data sheets for the 1861 and 1802. It happens delayed by at least half the period of the fast clock; furthermore, if you pore over the fine print of the data sheet, such a delay is apparently quite legal! The solution was to invert the 1.76 mHz clock fed (via gating) to the 74163 counters (using a 4049 section, shown at the very top of the drawing). Without this, the high-resolution picture is split by a dark vertical line, with the halves left/right swapped.





#### CHIP-10 INTERPRETER FOR THE COSMAC VIP

The CHIP-10 interpreter is so named because it provides the full set of graphics and other instructions implemented by CHIP-8, but with a screen resolution of 64 square elements vertically by 128 elements horizontally; this requires 1024 rather than 256 bytes of display refresh memory, requiring 10 rather than 8 address bits. The interpreter was implemented by modifying the initialization, screen erase, and "show" (DXYN) routines of the CHIP-8 interpreter.

Since the 1861 video chip is incapable of more than 64 elements of horizontal resolution, a hardware add-on is necessary to get the 128-element horizontal resolution offered by CHIP-10. This device is conceptually simple: a pair of 128-bit memories, with address counters and control. One of the pair accepts and stores two successive 64-bit lines of video output data from the 1861'at its standard 1.76 mHz rate. Meanwhile, the other memory is providing the high-resolution video output, at a 3.52 mHz rate; it outputs the same information twice, on two successive TV scan lines. The stored video came, of course, from the 1861 on the previous two scan lines; the twin memory systems swap roles every two TV scan lines. This approach involves essentially zero modification of the original VIP hardware, and instant reversion to the standard 64X32 format whenever desired (e.g., to use the ROM operating system).

Naturally, the standard display refresh interrupt routine for 64X32 display, in the ROM, can't be used; it repeats the same information for four successive TV lines. A new routine is provided, and its entry address (0073) loaded into Rl during initialization. The software thinks that it and the 1861 are making a display which is 64 horizontally by 128 vertically, with elements 4 wide by 1 high; thus the routine at 0073 is modelled after the routine for this purpose on the RCA data sheet. It differs in that it includes the timer incrementing required by various CHIP instructions, and (most importantly!) a simple dumb delay loop that postpones return to the main program until the end of the TV frame. Without this, strange and unpleasant display strobe effects occur, plus erratic behavior of some CHIP-10 instructions.

Note that since CHIP-10 uses the top <u>four</u> pages for display refresh, Y=3 in a system with 2K of memory, while Y=B in a system with 4K of memory. Obviously, in a 2K system with CHIP-10, only page 2 is available for CHIP-10 instructions, plus a few leftover bytes on pages 0 and 3 usable for subroutines, tables, images, and the like. This is plenty for even a fairly elaborate cursor drawing game, or for the kaleidoscope, or for an improved space intercept game. With 4K, of course, CHIP-10 really comes into its own, with 8 pages available for user programs. Or, you can switch between two separate 4-page display buffers for smooth animation or LIFE, and still have room for very elaborate user programs (4 pages).

In a 4K system, it is convenient to load the DXYN routine on page B as a separate step. This could have been avoided, of course, by using page 2; however, CHIP-8 programs coded for page 2 could not then be used without identifying and changing all the branch and table addresses.

Some of the space vacated on page 0 by the eviction of DXYN is needed to accommodate the expanded, 4-page erase routine, and (as noted above) for the new interrupt service routine starting at 0070 (entry at 0073). This still leaves 89 bytes from 0091 to 00DD (hex) available for subroutines, tables, or the implementation of new instructions. One simple use for 16 bytes of this is to put in a fast, simple interrupt routine for display refresh which does not increment timers or wait for the frame end. This is usable only with machine-language programs, but speeds up such routines (notably LIFE) by about 30%. This routine is included in the listing. If used, R8, R9, and RB.0 become available in machine language routines.

I would be most interested to hear from anyone who has written programs in CHIP-10 to interestingly exploit the improved resolution. (Or, for that matter, in machine language). Or, if you have hardware or software difficulties, I will do what I can to answer your questions.

Ben H. Hutchinson, Jr. /

CHANGES TO VIP KALEIDOSCOPE PROGRAM
TO MAKE IT WORK WITH CHIP-10

| Address | Now        | Change to: |
|---------|------------|------------|
| 0205    | 1É         | 3F         |
| 0207    | OF         | <b>1</b> F |
| 0245    | EO         | CO         |
| 0249    | <b>1F</b>  | 3F         |
| 0251    | FO         | EO         |
| 0255    | OF         | <b>1</b> F |
| 025D    | <b>1</b> F | 3F         |
| 0265    | 1F         | 3F         |
| 026B    | 3F         | 7 <b>F</b> |
|         |            |            |

### CHIP-10 INTERPRETER: LISTING

Mnemonics and Comments

HEX CODE

ADDRESS

| RDDIVIDO                                    |                     | Thremonitos and Johnmen of                                                    |
|---------------------------------------------|---------------------|-------------------------------------------------------------------------------|
| 0000                                        | 91 FF 03 BB         | GHI, SMI-03, PHI: Get top page, sub. 3, put in RB                             |
| 04                                          | FF 01               | SMI-01: Calc. Y (1 page below display start)                                  |
| 06                                          | B2 B6               | PHI: Set R2 and R6 =Y (Working RAM page)                                      |
| 08                                          | F8 CF A2            | LDI-CF, PLO: Stack origin + OYCF                                              |
| OB                                          | F8 73 A1            | LDI-73, PLO: R1.0=73, entry for interrupt routine                             |
| 000 <b>E</b>                                | 90 B1               | GHI, PHI: Set R1.1=00                                                         |
| 0010<br>to<br>005 <b>c</b>                  | SAME AS ORI         | GINAL CHIP-8                                                                  |
| 005 <b>1</b> 0                              | 03 for 2K sys       | stem, OB for 4K system (working-RAM page,<br>where new DXYN<br>routine lives) |
| 005E<br>to<br>006C,<br>and<br>006E-<br>006F | SAME AS ORI         | GINAL CHIP-8                                                                  |
| 006D                                        | 00'                 | Because new DXYN starts at OYOO                                               |
| 0070                                        | _                   | spare                                                                         |
| 0071                                        | 42                  | LDA-R2 (Restores D from stack, increments R2)                                 |
| 72                                          | 70                  | Return (increments R2, restores X and P)                                      |
| 0073                                        | C4                  | NOP, 3 cycle, for timing. ENTRY POINT                                         |
| 74                                          | 22 78 22 52         | DEC, SAV, PFC, STR: Save Y, P, and D                                          |
| 78                                          | 19                  | INC F9                                                                        |
| 79                                          | F8 00 A0            | LDI-00, PLO-RO                                                                |
| 7C                                          | 9B BO               | GHI, PHI: DMA start page. Ready for DMA                                       |
| $7\mathbf{E}$                               | 98 32 85            |                                                                               |
| 81                                          | <b>A</b> B 2B 8B B8 | Same as original operating system                                             |
| 85                                          | 88 32 8C            | display routine, except branch addresses                                      |
| 88                                          | 7B 28 30 8D         |                                                                               |
| 80                                          | 7 <b>A</b>          | J                                                                             |
| 8D                                          | 34 71               | If EF1=1, Br. to 0071 (Frame over)                                            |
| 8F                                          | 30 8D               | Go to OO8D: Tight loop to stall 'till frame end'                              |
|                                             |                     |                                                                               |

### CHIP-10 INTERPRETER LISTING, CONT.

|                    | CHIP-10 INTENT                 | ABLIEN BISTING, CONT.                                                                                                                                                                                             |
|--------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address            |                                | Inemonics and Comments                                                                                                                                                                                            |
| 0091               | 42 L1                          | DA: Restore T from stack, increment R2                                                                                                                                                                            |
| 92                 | 70 Re                          | eturn. Restore X,P from stack, incr. R2                                                                                                                                                                           |
| 0093               | C4 NO                          | OP, 3 cycle, for timing. ENTRY ADDRESS                                                                                                                                                                            |
| 94                 | 22 78 22 52 De                 | ec, SAVE, DEC, STR: Save X,P,D on stack                                                                                                                                                                           |
| 98                 | F8 00 A0 LI                    | DI-00, PLO-RO                                                                                                                                                                                                     |
| 9B                 | 9B BO GI                       | HI-RB, PHI-RO : DMA START PAGE                                                                                                                                                                                    |
| 9D                 | F2 E2 SI                       | EX-2: 2 cycle NOPS for sync (X=2 already)                                                                                                                                                                         |
| 009F               | 30 91 Bi                       | ranch to 0091 for return                                                                                                                                                                                          |
|                    | needed on which use operation. | tine, 0091 through 00A0 inclusive, is<br>ly to speed up machine-language routines<br>the display, not for normal CHIP-10<br>. To use with LIFE, change 02D4 from<br>(Also frees R9,R9,and RB.O for mach.lang.use) |
| 0011<br>to<br>00DD | THIS SPACE AV                  | VAILABLE-wacated by eviction of old DXYN.  Total of 73 bytes, not counting above 16.                                                                                                                              |
| OODE               | 12 D4 IN                       | NC, RET: Begin ERASE routine (entry at 00E0)                                                                                                                                                                      |
| OOEO               |                                | HI-RB, PHI-RF: Display start page into RF                                                                                                                                                                         |
| <b>E</b> 2         | FC 04 22 52 AI                 | DI-04, DEC, STR: Put limit on stack                                                                                                                                                                               |
| <b>E</b> 6         | 93 AF GI                       | HI, PLO; RF at begin. of 4page disp. buffer                                                                                                                                                                       |
| 00E8               | 93 5F GI                       | HI,STR: SET DISP. MEM. WORD=O (R3.1=00)                                                                                                                                                                           |
| EA                 | 1F II                          | VC RF                                                                                                                                                                                                             |
| OOEB               | 30 F3 B1                       | ranch around subreturn routine                                                                                                                                                                                    |
| ED                 | 00 (3                          | SPARF)                                                                                                                                                                                                            |
| to                 | SAME AS ORIG                   | GINAL CHIP-8 (subroutine return routine)                                                                                                                                                                          |
| 00F2 )             |                                |                                                                                                                                                                                                                   |
| 00F3               | 9 <b>F</b> F3 G1               | HI, XOR: Has RF gone 1 page too far?                                                                                                                                                                              |
| <b>F</b> 5         | 32 DE BI                       | R.IF O: If so, done; return                                                                                                                                                                                       |
| <b>F</b> 7         | <b>30 E</b> 8 BI               | R.: If not, loop to continue erasing                                                                                                                                                                              |
| 00F9 )             |                                |                                                                                                                                                                                                                   |

Page 1: Same as original CHIP-8

to

OOFF

SPARES (fill with 00 if you want to be neat)

### CHIP-10 DISPLAY ROUTINE (for "Show" instruction, DXYN)

| with       | 2K of memory     |                                                                     |
|------------|------------------|---------------------------------------------------------------------|
| Y=B with   | 4K of memory     |                                                                     |
| Address    | Hex Code         | Mnemonics and Comments                                              |
| OYOO       | 06 FA 07 BE      | LDN, ANI, PHI: Retch VX, select LS 3 bits, - RE.1                   |
| 04         | 06 FA 7F         | LDN, ANI: Get VX, select LS 7 bits                                  |
| 07         | F6 F6 F6         | SHR: Shift VX right 3 places                                        |
| OA         | 22 52            | DEC R2,STR: 40,20,10,08 bits of VX to stack                         |
| OC         | 07 FA 3F         | IDN, ANI: Get VY, select IS 6 bits                                  |
| OF         | FE FE FE AC      | SHL-3, PLO: Move left 3 places, store in RC.O                       |
| 13         | 94 7E BC         | GHI-R4(=0), SHLC, PHI: Store page-increment MSB                     |
| 16         | 8C FE            | GLO, SHL: Move one more bit left                                    |
| 18         | F1 AC            | OR, PLO: OR with LS 4 bits of VX, put in RC.O                       |
| 1 <b>.</b> | 9C 7E            | GHI, SHLC: Shift o'flow into page incr.(LSB)                        |
| 1C         | 52               | STR: Put page increment on stack (=0,1,2,or3)                       |
| <b>1D</b>  | 9B F4 BC         | GHI, ADD, PHI: Add page incr. to disp. start page                   |
| OY20       | 45 FA OF         | LDA, ANI: Get CHIP-10 instr. LS byte, select N                      |
| 23         | AD A7            | PLO-RD&R7: Put N in RD.O and R7.0                                   |
| <b>2</b> 5 | F8 DO A6         | LDI-DO, PIO-R6: Set VX pointer to RAM work area                     |
| 28         | 94 AF .          | GHI-R4, PLO-RF: R4.1=00                                             |
| 2 <b>A</b> | 87 32 85         | GLO, Br. if O to OYD5: R7 counts up to N                            |
| 2D         | 27               | DEC R7: Since R7.0 found #0, above line                             |
| 2 <b>E</b> | 4A BD            | LDA, PHI: Put 1st word to be written into RD.1                      |
| 30         | 9E AE            | GHI, PLO: Put LS 3 bits of VX into RE.O (&inRE.1)                   |
| 32         | 8E 32 3E         | GLO, Br. ifO: RE.O counts SHR's of word to be writ.                 |
| 35         | 9 <b>D</b> F6 BD | GHI, SHR, PHI: RD.1 has shifted MS part of word                     |
| 38         | 8F 76 AF         | GLO, SHRC, PLO: RF.O has LS part of shifted word                    |
| 3B         | 2E 30 32         | DEC, Br.: Decrement shift count, loop                               |
| 3È         | 9D 56 16         | GHI, STR, INC: Write MS part in RAM buff. @OYDO                     |
| 41         | 8F 56 16         | GLO, STR, INC: Write LS part of image word in next RAM buffer addr. |
| OY44       | 30 28            | Br.: Loop, get next word of N, repeat                               |

Note: Code from OYOO to OY1F and OY71 to OY7B inclusive is new or heavily revised; rest closely follows CHIP-8, with changes in branch addresses due to relocation and in a few constants.

# CHIP-10 DISPLAY ROUTINE (continued)

| Address     | Hex Code    | Mnemonics and Comments                                                   |  |  |
|-------------|-------------|--------------------------------------------------------------------------|--|--|
| <b>0Y46</b> | 00          | IDL: Sync; wait for display interrupt                                    |  |  |
| 47          | EC          | SET X=C RC is display buffer pointer                                     |  |  |
| 48          | F8 D0 A6    | LDI-DO, PLO: R6 to begin. of RAM buffer                                  |  |  |
| 4B          | 94 A7       | GHI, PLO: R7.0, collision marker, =0                                     |  |  |
| 4 D         | 8D 32 7E    | GLO, BR. IF O: RD.O is N, #of words displayed                            |  |  |
| 50          | 06 F2       | LDN, AND: "AND" new word with one already display:                       |  |  |
| 52          | 2D 32 58    | DEC, BR. IF O: If no common bits, leave R7.0=0                           |  |  |
| <b>5</b> 5  | F8 01 A7    | LDI,PIO: If 1 or more bits match, setR7.0=1                              |  |  |
| 58          | 46 F3 5C    | LDA, XCR, STR: WRITF NEW WORT (XCR w/old)                                |  |  |
| 5B          | O2 FB OF    | LTM, XRI-OF: Was word at end of 16-word line?                            |  |  |
| 5E          | 32 6C       | BR.IF 0: If so, skip writing LS part in next wd.                         |  |  |
| 60          | 1C          | INC: If not, incr. display address pointer                               |  |  |
| 61          | 06 F2 32 68 | LDN, AND, BR. IF O: "AND" new LS/part w/old word                         |  |  |
| 65          | F8 01 A7    | LDI, PLO: Set R7.0=1; 1 or more bits match                               |  |  |
| 68          | 06 F3 5C    | LDN, XOR, STR: WRITE NEW WORD, LS part (XOR w/old)                       |  |  |
| 6B          | 20          | DEC: Move RC back to MS-part-word                                        |  |  |
| 6C          | 16          | INC: Move R6 to MS part of next image word                               |  |  |
| 6D          | 8C FC 10 AC | GLO, ADI, PLO: Incr. addr. by 16 (to word below)                         |  |  |
| 71          | 9C 7C 00 BC | GHI, ADCI, PHI: Carry into MS address byte                               |  |  |
| 75          | E2 52       | SET X=2,STR page on stack                                                |  |  |
| 77          | 9B FC 04    | GHI, ADI-04: D=limit=last disp.buff.page+1                               |  |  |
| <b>7A</b>   | F3 EC 3A 4D | XOR, SEX, BNZ: Loop if not beyond last page; else fall through to return |  |  |
| OY7E        | F8 FF A6 -  | LDI, PLO: Set R6 to OYFF, VF storage                                     |  |  |
| 81          | 87 56       | GLO, STR: Set VF=R7.0 (1 if new image touched old)                       |  |  |
| 83          | 12          | INC: Increment the stack pointer                                         |  |  |
| 0Y84        | D4          | SEP: Return to "Call" subroutine                                         |  |  |
|             |             |                                                                          |  |  |
| 0Y85        | 8D A7       | GLO, PLO: R7 was O to get here; reset to N, #words                       |  |  |
| 87          | 87 32 46    | GLO, BR. IF O: If R7=0, done with I pointer reset                        |  |  |
| <b>A</b> 8  | 2A 27       | DEC RA, R7: RA is I pointer, R7 loop counter                             |  |  |
| 0Y8C        | 30 87       | BR: Loop to continue I-pointer reset                                     |  |  |

Rick Simpson:

I received a package of the first five issues of VIPER and still can't calm down enough to thank you properly. This is the best collection of ideas and software that has been published. on the 1802 (the greatest micro on the market for doing things.)

Maybe I should explain to you that I am not a VIP owner: I have owned a NETRONICS ELF-II (1802) for about a year & have found very few articles written relating to the 1802 with the exception of Popular Electronics. I purchased the VIP manual about 6 months ago hoping it would have some software for me to use. Much to my surprise, it contained something even better; a language called CHIP-8 and 20 games I could run. There was only one problem, the operating system was designed for ROM & in a different location than my available 4K of RAM. Well, I figured if the code was there in print, it couldn't be too hard to rewrite to work on my ELF-11. About two months later after hand decoding each instruction in the operating system & designing a keyboard to work like the VIP, I solved it. I had my VIP operating system up & running in the last three pages of RAM. Now, only one obstacle remained; to get the interpreter working. Another couple of months & some patching and I finally was able to make an 8 move around on the screen with a CHIP-8 program. I was elated, and immediately put a game in & ran it. The game worked perfect, so I put the rest of them on cassette & started experimenting with CHIP-8. Later, I added a 555 timer type circuit to the Q line so I would get tones with each keystroke. Now I can enter programs with my keyboard (made from a casio calculator) and just listen to the tones & know my program is going to the right little niche.

My next project is to add an expansion connector compatible with the VIP so I can use the VIP add-ons (Tiny BASIC in ROM, in particular).

How about some information on the 1804, and if RCA starts to manufacture the 8085, will peripheral circuits be designed to interface with both the 8085 and 1802?

Keep up the good work and you'll probably be hearing from me again if you don't mind talking to a non-VIP owner.

Sincerely,

Bobby R. Lewis Waterford, CT

Editor's Note:

As soon as I received this letter I wrote back to Bobby asking for details on his conversion. We just received his information as this issue went to press. His article will appear in VIPER #8.

As for the 1804, RCA still hasn't announced a firm availability date. The 8085 is still further down the line.

#### VIP BOOTSTRAP LOADER FOR NETRONICS ELF II CASSETTES

### by Dave Friedman

This short program lets you load Elf II cassettes into the VIP for re-recording on another cassette in VIP format. Load the bootstrap program into a higher memory page than the highest page you want to load from cassette. Put the CO HH OO long branch to the loader at 0000. Reset and run.

Start the tape with the tone control at high. Adjust the volume for a solid glow on the tape light. Then, turn the tone control down until the tape light starts to flicker. Rewind the tape and start it again. Press and release hex key 'B'.

The Elf II program will be laoded into RAM from 0000 for as many pages (PP) as are specified by byte HH17. If there are more pages specified than are on the tape, the routine will not finish so you'll have to watch for the tape light to go out. If there are enought pages of data on the cassette, the routine will fall through to a solid alert tone. Reset and run with key 'C' for the operating system only!! Key in the op-system stack page (OF for 4K or more) and BF. Make note of the byte at OFBF, then press 'A' for the read mode and advance to OFCF. The number of errors during loading is the two-byte number OFCF.OFBF. Hopefully, this will be 0000 or zero. If not, you may need to adjust volume and tone levels but it shouldn't be more than about 0030 if you're anywhere near the correct settings. (Note: The error count will be clobbered by a second reset/run so look at the errors first before looking at the loaded program.)

When you've got a zero error load, save it on another cassette in VIP format for easier reloading. Don't forget to replace the long branch at 0000 before trying another load. It is clobbered by the program loaded from cassette using the bootstrap loader.

This loader could be made more convenient to use by adding TV display etc. but then it's used very infrequently!!

| 0000 | СО НН ОО -        | Long branch to loader               |
|------|-------------------|-------------------------------------|
| ННОО | EO 62 OB          | Latch 'B'                           |
| 03   | 3E 03 3703        | Wait for keypress                   |
| 05   | 7B 36 05 7A       | 'Q' on till key released            |
| 09   | 90 B3 BC          | R3 to be PC/RC to be sub. counter   |
| OC   | 80 A3 13 D3       | R3=HHOD, HHOE, HHOF, HH10/P.C.      |
| 10   | F8 00 B6 A6 BF AF | R6=0000(Start load)/RF=0000(errors) |
| 16   | F8 PP AE          | RE.O=PP Pages                       |
| 19   | F8 4A AC          | RC=HH4A(Cycle read subroutine)      |
| 1C   | F8 10 B9          | R9=Leader delay                     |
|      |                   |                                     |

```
1F
     DC
                           Get a bit to DF
20
     33 1C
                            If a 'l', reset delay else....
22
     29 99 3A 1F
                           keep looping until end delay
26
     DC 3B 26
                           Look for a 'l' start bit
                           R9=09(count)/R7.0=09(odd for parity)
29
     F8 09 A9 A7
2D
     97 7E B7
                           Save bit in R7.1
                           Decrement the count
30
     29
31
     DC
                           Get next bit
32
     89 3A 2D
                           If count 00, parity bit falls through
35
     87 F6 33 3A 1F
                           If parity was even, DF=1(no error)
3A
     97 FB FF
                           Complement the Byte
     56 16
3D
                           Store and increment RAM address
3F
     86 3A 26
                           If not next page, get next start bit
42
     2E 8E 3A 26
                           If not end pages, get next start bit
     7B_30_46
46_
                           Stop with Q on as alert signal
49
     D3
                           Return to caller
4A
     F8 OE
                            'D'=OE>\frac{1}{2} cycle of 'O', \langle \frac{1}{2} cycle of 'l'
4C
     3D 4C
                           Wait for signal zero/minus
4E
     3D 57
                           If not still minus, it's a '0'
50
     FF Ol
                           'D' - 1
52
     3A 4E
                           If 'D'=0, it's a 'l'
54
     17
                           Incr. parity count; even ends odd!!
55
     F8 80
                           Load 'l' in bit 7 for shift to DF
57
     FE
                           80 from 'l' or Ol-OE from 'O'
58
     35 58
                           Wait for start of positive ½ cycle
     30_49
5A
                            Branch to 1 byte before entry
```

Three-Digit DVM using RCA chips



Dear Rick:

Sorry to take so long getting this back to you, but I was hoping to have a short article for you. My system has been down while I was working on a cabinet for it, and I haven't been doing any hardware or software development for the past several weeks.

I am presently using an A/D converter from Alpha Electronics (Box 1005, Merrit Island, Florida, 32952). The converter was written up in the September 1978 Popular Electronics. It uses a National Semiconductor 3511 A/D Converter. The board has a 4066 analog switch in front of the converter to provide four computer selectable inputs and runs on a single 5 volt supply.

The reason I was hoping to write an article about it for you, is that there are some problems with the board (at least in my opinion). The 5 volt supply is used for the converters reference directly, with no stabilizer of any type. I consider this a very poor design, as the converter chip is a 3-1/2 digit model. It is also set up so that the computer has to sit in a loop and wait for data, in spite of the fact that the chip itself is designed for microprocessor applications, and provides an end-of-conversion signal, and has addressable storage for each of the 3-1/2 digits. Finally, the board only allows converting positive voltages, in spite of the fact that the chip itself can do negative conversions as long as the ground is allowed to float in relation to the voltage it is measuring.

If you are willing to wait a few weeks (my cabinet is to the painting stage--almost done, I am working on a new board with wat I consider a more realistic implementation of the chip, and would be happy to do an article on the hardware and software implementations of both converter boards.

I don't want to give the impression that the Alpha Electronics kit is a bad deal. I learned a lot about the chip using their board. I just feel that for my own applications (I am doing some temperature monitoring) the chip can be more useful in a different configuration.

#### A few questions now:

- 1. Do you know if anyone is planning a number cruncher board for the VIP using the new RCA multiply/divide chip? Also, do you know the pricing on the chip, and if RCA (or anyone else) has any software for it.
- 2. Have you any idea about how much would be involved in interfacing the number cruncher board from Quest electronics to a VIP. It is supposed to be for any 1802 system, but they don't say anything about the bus they use (it's in the latest issue of Radio-Electronics).
- 3. Are there any plans in the wings to follow up the Tiny BASIC in ROM with a more advanced BASIC (or perhaps a more structured language).

If so, would the implementation use a number cruncher chip, and would it (hopefully) be available in ROM.

I hope the questions are not to much. I really intended this letter to be a simple reply to your questions about my A/D, but I'm afraid I've been bitten pretty badly by the VIPER, and am on my way to a much larger system than I originally intended the VIP to turn into.

Sincerely,

Larry Rowland

Thanks for the info, Larry. We'll look forward to your article since A/D conversion is high on the interest list of our readers.

The RCA  $\mbox{M/D}$  chip has not yet been released and we have no price availability information.

Do any of our readers have experience with the Quest board that they would be willing to share?

Several enhancements are planned for Tiny BASIC. RCA won't say anything more on future languages at this time.

R.S.S.

Dear Sirs:

Please enter the following items for sale in your newsletter:

Netronic ELF II with all edge connectors
Giant Board

4K RAM Board

5V 1A wall Mount Power Supply

Tiny Basic on ELF Cassette

Tiny Basic on Paper Tape (Itty Bitty computers)

Pittman's Short Course for 1802

All back issues of Ipso Facto - 1802 Newsletter and More!

All boards assembled and fully socketed 4K RAM not tested - needs larger power supply.

Asking \$200 but will negotiate.

Contact Bill Grzanich, 400 Mill Rd. Apt. 30 Addison, IL 60101 (312) 543-0685

| LABEL          | ADDR. | INSTR.  | COMMENTS                      |          |
|----------------|-------|---------|-------------------------------|----------|
|                | 260   | A35C    | Point to dash                 | ]        |
|                | 2     | 6 D Ø Ø | Display X to left end         |          |
|                | 4     | 6E00    | Display Y to top              | Dear     |
| LOOP           | 6     | DDE3    | Show dash                     | 1        |
|                | 8     | 7E47    | Move Y down                   | VIPers   |
|                | A     | 3E23    | Stop at 5th dash              | -        |
|                | C     | 1266    | Do next dash down             | Here     |
|                | E     | 7DØ6    | Move x right                  | 1:<br>1: |
|                | 270   | 3D3C    | Stop at 10th dash             | 14       |
|                | 2     | 1264    | Do next column of doshes      | row      |
|                | 4     | A420    | ANS (answer) location         | Mas      |
|                | 6     | 6 C P P | ANS array index               | te       |
| RANDOM #       | 8     | CØØ7    | Random # Othrough 7           | rmind    |
|                | A     | FØ55    | Put #in ANS array             | ] id     |
|                | (     | 7001    | Incr. index                   | Con      |
| ·              | E     | 3C\$5   | Stop on 5th random#           | Comple   |
|                | 280   |         | Get another #                 | <b>~</b> |
|                | 2     | 6D00    | Display X to leftend          | inf      |
|                | 4     | 6ΕΦΦ    | Display Y to top              | o wa     |
|                | 6     | 6CØØ    | 10 try loop counter           | Ω        |
| LOOP           | 8     | A420    | ANS location                  | in V     |
|                | Ą     | F465    | get five # from ANS           | VIPER    |
|                | (     | F455    | Put in working COPY of ANS    | 1        |
|                | Ε     | 6 B ØØ  | Counter for 5 inputs          | #6       |
| NEW            | 290   | FOOA    | Key → VØ                      |          |
| ,              | 2     | 300F    | Test for cancel signal- key F |          |
|                | 4     | 12AE    | Bypass input cancel           |          |
| CANCEL<br>LOOP | 6     | 4800    | End of input concel?          |          |
|                | 8     | 1290    | Exit - alldone                |          |
|                | A     | 7EF9    | Back up display Y             |          |
|                | C     | A42A    | IN (input) location           |          |
|                | E     | 7BFF    | Decrement loop counter        |          |

| LABEL          | MASTERN<br>LADDR | INSTR.              | R. LINDLEY PAGE 2 of 5                     |
|----------------|------------------|---------------------|--------------------------------------------|
| Chock          |                  | FBIE                |                                            |
|                | 2                | FØ65                | Add array offset<br>Recover previous input |
|                | 4                | FØ29                | recover previous input                     |
|                | 6                | DDE5                | Erase previous input                       |
|                | 8                | A35C                | dash location                              |
|                | A                | DDE 3               | Return dosh to display                     |
|                | C                | 1296                | Continue cancel loop                       |
| SAVE           | E                | 6AF8                | -8                                         |
| LNYUT          | 280              |                     | Add to key value                           |
|                | 2                | 3F 00               | Test for key < 8                           |
|                | 4                | 1290                | Key > 7 - try again                        |
|                | 6                | A35C                | Dash location                              |
|                | 8                | DDE3                | Erase dash                                 |
|                | A                | A42A                | IN location                                |
|                | С                | FBIE                | Loop count is IN array offset              |
|                | E                | FØ55                | Input key to IN array                      |
|                | 200              | FØ29                |                                            |
|                | 2                | DDE5                | Show input value                           |
|                | 4                | 7EØ7                | Move down                                  |
|                | 6                | 7801                | Incr. input loop count                     |
|                | 8                | 3 <i>B</i> \$\phi 5 | Test for 5 inputs                          |
|                | A                | 1290                | Get another input                          |
|                | C                | 6400                | V4 signal for dotted bar                   |
|                | E                | 6800                | V8 correct count for this try              |
|                | $2D\phi$         | 6BPP                | "Test for correct" loop counter            |
| DOTTED<br>LOOP | 2                | A42A                | IN location                                |
|                | 4                | FBIE                | Loop count is array offset                 |
|                | 6                | FΦ65                |                                            |
|                | 8                | 8200                | Move to V2                                 |
|                | A                | A425                | COPY location                              |
|                | C                | FBIE                | grray offset                               |
|                | E                | FØ65                | T                                          |

| 5 ROW          | MASTER   | 2MIND  | R. LINDLEY PAGE 3 of 5         |
|----------------|----------|--------|--------------------------------|
| LABEL          | ADDR.    | INSTR. | COMMENTS                       |
|                | 2EP      | 8300   | COPY# → V3                     |
|                | 2        | 236¢   | Call Bar subroutine            |
|                | 4        | A42A   | IN location                    |
|                | 6        | FBIE   | array offset                   |
|                | 8        | 8020   | •                              |
|                | A        | FΦ55   | Sove (possibly modified) IN#   |
|                | C        | A425   | COPY location                  |
|                | E        | FBIE   | orray offset                   |
|                | 2FØ      | 8030   | -                              |
|                | 2        | FØ55   | Save (possibly modified) COPY# |
|                | 4        | 7301   | Incr. loop count               |
|                | 6        | 3B05   | Are all 5 rows tested          |
|                | 8        | 1202   | continue testing               |
|                | A        | 3805   | If all correct - end of some   |
|                | С        | 1322   | Branch to white bartest        |
| SHOW<br>ANSWER | E        | 6ΕΦΦ   | Display to top - Show Answer   |
| •              | 300      | 6D3C   | Display to right end           |
|                | 2        | 69PP   | Answer loap count              |
| ANS<br>LOOP    | 4        | A 420  | ANS location                   |
|                | 6        | F91E   | array offset                   |
|                | 8        | F 065  | Getnext ANS #                  |
|                | A.       | FØ29   |                                |
|                | C        |        | Show ANS #                     |
|                | E        | 7E Ø7  | Move down                      |
|                | 31¢<br>2 | 7901   | Incr. loop count               |
|                |          |        | Stop at 5 numbers              |
|                | 4        | 1304   | Get more #                     |
| ·              | . 6      | 6020   |                                |
|                | 8        | FØ15   | Set timer                      |
|                | A        | FOO7   | Test timer                     |
|                | C        | 3000   | 11 41                          |
|                | E        | 131A   | ), I/                          |

| LABEL             | ADDR. | INSTR.       | COMMENTS                       |
|-------------------|-------|--------------|--------------------------------|
|                   | 320   | 12 F E       | End of blink answer loop       |
| WHITE BAR<br>TEST | 2     | 6401         | V4 white bar signal            |
|                   | 4     | 6A00         | IN loop index - outer loop     |
| WHITE BAR<br>LOOP | 6     | 6800         | COPY loop index - inner loop   |
|                   | 8     | A42A         | IN location                    |
|                   | A     | FAIE         | array offset                   |
|                   | C     | FØ65         | Get IN#                        |
|                   | E     | 8200         |                                |
| inner<br>Loop     | 33 ø  | A425         | COPY location                  |
|                   | 2     | FBIE         | array offset                   |
|                   | 4     | FØ65         | Get COPY #                     |
|                   | 6     | 830 <i>0</i> |                                |
|                   | 8     | 236ø         | Call Bar subroutine            |
|                   | A     | A425         | Copy location                  |
|                   | C     | FBIE         | array offset                   |
|                   | Ε     | 8030         |                                |
|                   | 340   | FØ55         | Save (possibly modified) COPY# |
|                   | 2     | 7BØ1         | Incr. Copy loop index          |
|                   | 4     | 3BQ5         | Test for 5 iterations          |
|                   | 6     | 1330         | continue loop                  |
|                   | 8     | 7A01         | Incr. IN loop index            |
|                   | A     | 3A05         | Test for 5 iterations          |
| END OF            | C     | 1326         | continue loop                  |
| TRY               | E     | 7006         | Move to next column            |
|                   |       | 6EOO         | Move to top row                |
|                   | 2     | 7001         | Incr. TRY loop                 |
|                   | 4     | 3COA         | Is this the 10th tRy?          |
|                   | 6     | 1288         | Process next try               |
|                   | 8     | 12FE         | Done - Go to show answer       |
|                   | A     | 90F0         | Dotted par /white bar          |
|                   | С     | ΦΦΦΦ         | Dash                           |
|                   | E     | 6000         | И                              |

| 5 ROW   | MASTE  | RMIND             | RILINDLEY PAGE 5 of 5         |
|---------|--------|-------------------|-------------------------------|
| LABEL   | ADDR.  | INSTR.            | COMMENTS                      |
| BAR SR  | 360    | 523 p             | V2 = V3 ?                     |
|         | 2      | 1374              | NO - Just Return              |
|         | 4      | A35A              | Dotted bar location           |
|         | 6      | 3400              | Oin V4 means use dotted bar   |
|         | 8      | A 35B             | White bar location            |
|         | A      | DDEI              | Show bar                      |
|         | C      | 7E03              | Move down                     |
|         | E      | 7801              | Incr. correct count           |
|         | 370    | 620E              | Cross out IN #                |
|         | 2      | 630F              | Cross out COPY#               |
|         | 4      | OOFE              | Return                        |
|         |        |                   |                               |
|         |        | 2                 |                               |
|         |        |                   |                               |
| Storage | Arrays |                   |                               |
|         | 420    | FIVE<br>LOCATIONS | ANS - answer                  |
|         | 425    |                   | COPY - working copy of answer |
| ,       | 42A    | FIVE<br>LOCATIONS | IN - column input             |
|         |        |                   |                               |
|         |        |                   |                               |
|         |        | ,                 |                               |
|         |        |                   |                               |
|         |        |                   |                               |
|         |        |                   |                               |
|         |        |                   |                               |
|         |        |                   |                               |
|         |        |                   |                               |
|         |        |                   |                               |
|         |        |                   | · ·                           |
|         |        |                   |                               |
|         |        | ·                 |                               |
|         |        |                   |                               |
|         |        | L                 |                               |

### EPROM PROGRAMMER-Model EP-2A-79



SOFTWARE AVAILABLE FOR F-8, 8080, 6800, 8085, Z-80, 6502, KIM-1, 1802, 2650.

EPROM type is selected by a personality module which plugs into the front of the programmer. Power requirements are 115 VAC, 50/60 HZ at 15 watts. It is supplied with a 36 inch ribbon cable for connecting to microcomputer. Requires 1½ I/O ports. Priced at \$145 with one set of software, personality modules are shown below.

| Part No. | Programs             | Price   |
|----------|----------------------|---------|
| PM-0     | TMS 2708             | \$15.00 |
| PM-1     | 2704, 2708           | 15.00   |
| PM-2     | 2732                 | 25.00   |
| PM-3     | TMS 2716             | 15.00   |
| PM-4     | TMS 2532             | 25.00   |
| PM-5     | TMS 2516, 2716, 2758 | 15.00   |

### Optimal Technology, Inc.

Blue Wood 127, Earlysville, VA 22936
Phone 804-973-5482

# CORRECTION to the CORRECTION

The CHIP-8I code in issue #3 was wrong. So was the correction printed in issue #5. The slip we inserted in most copies of issue #3 was correct and is as follows:

Starting at 01A4: 86 FA 01 3A AC E5 63 D4 E7 45 FA 01 3A F2 63 D4

Starting at 01F2: 3F F2 6B 3F F5 D4

| Nam  | e<br>(Please print or type)                                                        |    |                                     |           |
|------|------------------------------------------------------------------------------------|----|-------------------------------------|-----------|
|      |                                                                                    |    |                                     |           |
| Add  | ess                                                                                |    |                                     |           |
| City |                                                                                    | St | te                                  | Zip       |
| Cash | , Check, Money Order Enclosed                                                      |    |                                     |           |
| MC/  | VISA/BAC Number                                                                    |    | Exp                                 | o. Date   |
| MC   | nterbank No                                                                        |    |                                     |           |
| Req  | uired Credit Card Signature                                                        |    |                                     |           |
|      | You may let other VIP owners in my area know I have a VIP, so they can contact me. |    | I'd like to see articles in the VIF | ER about: |
|      | I am interested in forming/joining (circle one) a VIP Users group                  |    |                                     |           |

Α9 19407 A9 19407 A9 19407

Place Stamp Here

VIPER
P.O. Box 43
Audubon, PA 19407

TO: