

Τα διαγράμματα ακροδεκτών SSI ολοκληρωμένων κυκλωμάτων που περιέχουν βασικές λογικές πύλες.

# 54LS00/DM54LS00/DM74LS00 Quad 2-Input NAND Gates

#### **General Description**

# This device contains four independent gates each of which performs the logic NAND function.

#### Features

 Alternate Military/Aerospace device (54LS00) is available. Contact a National Semiconductor Sales Office/ Distributor for specifications.

#### Connection Diagram



Order Number 54LS00DMQB, 54LS00FMQB, 54LS00LMQB, DM54LS00J, DM54LS00W, DM74LS00M or DM74LS00N See NS Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

 $Y \sim \overline{AB}$ 

| Inp | uts | Output |
|-----|-----|--------|
| Α   | В   | Y      |
| L   | Ł   | н      |
| Ł   | H   | H      |
| н   | Ł   | H      |
| H   | H   | Ł      |

H ≈ High Logic Level

L = Low Logic Level

(TH995 National Servicenductor Copporation TL/FV/6406

PPID-0009H05/Philodin U.S. A

#### Absolute Maximum Ratings (Note)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

7V Supply Voltage Input Voltage Operating Free Air Temperature Range
DM54LS and 54LS -55°C to + 125°C
DM74LS -70°C

DM741.S 0°C to +70°C

Storage Temperature Range --65°C to + 150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

#### Recommended Operating Conditions

| Symbol          | Parameter                      |     | DM54LS00 | )   |      | DM74LS00 | 0    | Units |
|-----------------|--------------------------------|-----|----------|-----|------|----------|------|-------|
| Oybu            | T SA SAITOTO                   | Min | Nom      | Max | Min  | Nom      | Max  |       |
| Voc             | Supply Voltage                 | 4.5 | 5        | 5.6 | 4.75 | 5        | 5.25 | ٧     |
| V <sub>≅H</sub> | High Level Input Vallage       | 2   |          |     | 2    |          |      | v     |
| V <sub>RL</sub> | Low Level Input Voltage        |     |          | 0.7 |      |          | 0.8  | ν     |
| <sup>3</sup> ОН | High Level Output Ourrent      |     |          | 0.4 |      |          | 0.4  | mA    |
| los             | Low Level Output Current       |     |          | 4   |      |          | 8    | mA    |
| TA              | Free Air Operating Temperature | 55  |          | 125 | 0    |          | 70   | °C    |

# Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                            | Conditions                                     | Conditions |     |      | Max   | Units |
|-----------------|--------------------------------------|------------------------------------------------|------------|-----|------|-------|-------|
| Vε              | input Clamp Voltage                  | V <sub>CC</sub> = Min, i <sub>1</sub> = −18 mA |            |     |      | 1.6   | v     |
| VOH             | High Level Output                    | V <sub>CC</sub> Min, l <sub>CH</sub> Max,      | DM54       | 2.5 | 3.4  |       | ν     |
|                 | Vdtage                               | V <sub>E.</sub> Max                            | DM74       | 2.7 | 3.4  |       |       |
| V <sub>OL</sub> | Low Level Output                     | V <sub>CC</sub> Min, I <sub>CL</sub> Max,      | DM54       |     | 0.25 | 0.4   |       |
|                 | Vdltage                              | V <sub>SH</sub> Min                            | DM74       |     | 0.35 | 0.5   | ν     |
|                 |                                      | I <sub>OL</sub> ~ 4 mA, V <sub>OC</sub> ~ Min  | DM74       |     | 0.25 | 0.4   |       |
| II.             | Input Current @ Max<br>Input Voltage | V <sub>CC</sub> = Max, V <sub>i</sub> = 7V     |            |     |      | 0.1   | mA    |
| laH             | High Level Input Current             | V <sub>CC</sub> = Max, V <sub>1</sub> = 2.7V   |            |     |      | 20    | μΑ    |
| 112             | Low Level Input Current              | V <sub>CC</sub> ~ Max, V <sub>1</sub> ~ 0.4V   |            |     |      | -0.36 | mA.   |
| los             | Short Circuit                        | V <sub>CC</sub> Max                            | DM54       | 20  |      | 100   | mA    |
|                 | Output Ourrent                       | (Note 2)                                       | DM74       | 20  |      | 100   | and a |
| 100H            | Supply Current with<br>Outputs High  | V <sub>CC</sub> Max                            |            |     | 8.0  | 1.6   | mA    |
| locs.           | Supply Current with<br>Outputs Low   | V <sub>CC</sub> Max                            |            |     | 2.4  | 4.4   | mA    |

## Switching Characteristics at Voc = 5V and TA = 25°C (See Section 1 for Test Waveforms and Output Load)

|         |                                                    |                  | R <sub>L</sub> = 2 kΩ |                  |       |    |  |  |
|---------|----------------------------------------------------|------------------|-----------------------|------------------|-------|----|--|--|
| Symb ol | Parameter                                          | C <sub>L</sub> ~ | 15 pF                 | C <sub>L</sub> ~ | Units |    |  |  |
|         |                                                    | Min              | Max                   | Min              | Max   |    |  |  |
| ¥ин     | Propagation Delay Time<br>Low to High Level Output | 3                | 10                    | 4                | 15    | ns |  |  |
| ¢н.     | Propagation Delay Time<br>Highto Low Level Output  | 3                | 10                    | 4                | 15    | nş |  |  |

Note  $\pm$  All typicals are at  $V_{\rm CC}\approx$  5V,  $T_{\rm A}\approx$  25°C. Note  $\pm$  Not more than one culput should be shorted at a time, and the duration should not exceed one second.



## 54LS42/DM54LS42/DM74LS42 BCD/Decimal Decoders

#### General Description

These BCD-to-decimal decoders consist of eight inverters and ten, four-input NAND gates. The inverters are connected in pairs to make BCD input data available for decoding by the NAND gates. Full decoding of input logic ensures that all outputs remain off for all invalid (10–15) input conditions.

#### Features

- Diode damped inputs
- Also for applications as 4-line-to-16-line decoders; 3-line-to-8-line decoders
- All outputs are high for invalid input conditions
- Alternate Military/Aerospace device (54LS42) is available. Contact a National Semiconductor Sales Office/ Distributor for specifications.

#### **Connection Diagram**



TL/F/8585-1

Order Number 54LS 42DMQB, 54LS 42FMQB, DM54LS 42J, DM54LS 42W, DM74LS 42M or DM74LS 42N See NS Package Number J 16A, M16A, N16E or W16A

#### **Function Table**

| No. | 80 | CDI | npu | ts. |    |    | 0 | eci | mai | Out | put | \$ |   |    |
|-----|----|-----|-----|-----|----|----|---|-----|-----|-----|-----|----|---|----|
| NO. | D  | С   | В   | A   | 0  | 1  | 2 | 3   | 4   | 5   | 6   | 7  | 8 | 9  |
| 0   | Ĺ  | L   | L   | ī   | Ł  | н  | н | н   | н   | н   | н   | н  | н | н  |
| 1   | Ł  | L   | Ł   | н   | н  | Ł  | н | Н   | н   | н   | н   | н  | н | н  |
| 2   | Ł  | L   | н   | Ł   | н  | н  | Ł | н   | н   | Н   | н   | н  | н | 34 |
| 3   | L  | L   | н   | н   | н  | н  | н | Ł   | н   | н   | н   | н  | н | н  |
| 4   | Ł  | н   | Ł   | Ł   | н  | н  | н | н   | Ł   | н   | н   | н  | н | Н  |
| 5   | L  | н   | £   | н   | 94 | н  | н | 34  | н   | ı.  | н   | н  | н | н  |
| 6   | Ł  | Н   | н   | Ł   | н  | н  | Н | н   | н   | Н   | Ł   | н  | н | 34 |
| 7   | Ĺ  | н   | н   | н   | н  | Н  | н | н   | н   | Н   | н   | Ĺ  | н | Н  |
| 8   | н  | L   | Ł   | Ł   | н  | н  | н | Н   | н   | н   | н   | н  | Ł | н  |
| 9   | н  | L   | Ł   | н   | н  | н  | Н | н   | н   | Н   | н   | н  | н | Ł  |
| 1   |    |     |     |     |    |    |   |     |     |     |     |    |   |    |
| N   | н  | L   | н   | L   | н  | н  | н | н   | н   | Н   | н   | н  | н | н  |
| ν   | н  | L   | Н   | н   | н  | 34 | н | н   | н   | н   | н   | н  | н | 34 |
| A   | н  | н   | Ĺ   | L   | н  | н  | н | Н   | н   | н   | н   | Н  | н | н  |
| Ĺ   | н  | 94  | Ł   | н   | н  | н  | н | н   | н   | Н   | н   | н  | н | Ħ  |
| 1   | Н  | ы   | М   | L   | н  | М  | н | 14  | Н   | ы   | н   | Н  | н | н  |
| D   | н  | 94  | н   | н   | н  | н  | н | н   | н   | 34  | н   | н  | н | H  |

H ∞ High Level L ∞ Low Level

#### Logic Diagram



(TH 995 National Service industry Corporation TL/17/6565

PPID-600 MH05/Printed in U.S. A.

TUP/6005-2

# DM7446A, DM5447A/DM7447A BCD to 7-Segment Decoders/Drivers

#### General Description

The 46A and 47A feature active-low outputs designed for driving common-anode LEDs or incandescert indicators directly. All of the circuits have full ripple-blanking input/output controls and a lamp test input. Segment identification and resultant displays are shown on a following page. Display patterns for BCD input counts above nine are unique symbols to authenticate input conditions.

All of the circuits incorporate automatic leading and/or trailing-edge, zero-blanking control (RBI and RBO). Lamp test (LT) of these devices may be performed at any time when the BI/RBO node is at a high logic level. All types contain an overriding blanking input (BI) which can be used to control the lamp intensity (by pulsing) or to inhibit the outputs.

#### Features

- All circuit types feature tamp interestly modulation capability
- Open-collector outputs drive indicators directly
- Lamp-test provision
- Leading/trailing zero suppression

#### Connection Diagram





TL/F/6518-1

Order Number DM5447AJ, DM7446AN or DM7447AN See NS Package Number J16A or N16E

@1995 Rigitional Service orducto r Corporation TL/F/6516

PPID-200 M105/Printed in U.S. A

'47A Switching Characteristics at  $V_{CC}=5V$  and  $T_A=25^{\circ}C$  (See Section 1 for Test Waveforms and Output Load)

| Symbol | Parameter                                          | Conditions                                     | Min | Max | Units |
|--------|----------------------------------------------------|------------------------------------------------|-----|-----|-------|
| teun   | Propagation Delay Time<br>Low to High Level Output | C <sub>L</sub> ~ 15pF<br>R <sub>L</sub> ~ 120Ω |     | 100 | nş    |
| tens.  | Propagation Delay Time<br>Highto Low Level Output  |                                                |     | 100 | ns    |

## **Function Table**

#### 46A, 47A

|            |    |     |      |    |    |   | 1914 1111 |     |     |    |        |    |    |    |       |
|------------|----|-----|------|----|----|---|-----------|-----|-----|----|--------|----|----|----|-------|
| Decimal or |    |     | Inpu | ts |    |   | BI/RBO    |     |     | (  | Output | s  |    |    | Note  |
| Function   | LT | RBI | D    | С  | 8  | Α | (Note 1)  | а   | b   | c  | d      | e  | f  | 9  | 14012 |
| 0          | н  | н   | Ł    | Ł  | Ł  | L | H         | Ł   | L   | Ł  | L      | Ł  | Ł  | н  |       |
| 1          | н  | X   | Ł    | Ł  | Ł  | н | 94        | 94  | Ł   | L  | 9-6    | 94 | 94 | 94 |       |
| 2          | H  | ×   | Ł    | Ł  | н  | L | H         | Ł   | Ł   | H  | Ł      | Ł  | H  | Ł  |       |
| 3          | Н  | х   | Ł    | Ł  | H  | Н | H         | L   | L   | L  | L      | H  | H  | Ł  |       |
| 4          | н  | х   | Ł    | 14 | Ł  | Ł | H         | н   | L   | L  | н      | н  | L  | Ł  |       |
| 5          | H  | ×   | Ł    | н  | Ł  | н | H         | Ł   | 94  | Ł  | Ł      | 94 | Ł  | Ł  |       |
| 6          | н  | ×   | Ł    | н  | н  | L | 94        | 9-6 | 9-6 | Ł  | Ł      | Ł  | Ł  | Ł  |       |
| 7          | H  | X   | Ł    | н  | н  | н | H         | Ĺ   | Ł   | Ł  | н      | н  | н  | н  | (2)   |
| 8          | н  | ×   | н    | Ł  | Ł  | Ł | H         | L   | Ł   | Ł  | L      | L  | Ĺ  | Ł  | (-,   |
| 9          | н  | Х   | н    | Ł  | Ł  | н | H         | Ł   | Ł   | Ł  | H      | H  | Ł  | Ł  |       |
| 10         | H  | ×   | 94   | Ł  | 94 | Ł | н         | н   | н   | н  | Ł      | Ł  | н  | Ł  |       |
| 11         | H  | х   | H    | L  | H  | н | H         | Н   | Н   | Ł  | L      | Н  | Н  | Ł  |       |
| 12         | н  | x   | н    | н  | L  | Ł | H         | Н   | Ł   | H  | Н      | Н  | Ł  | L  |       |
| 13         | H  | х   | н    | н  | Ł  | н | H         | Ł   | н   | 34 | Ł      | Н  | Ł  | Ł  |       |
| 14         | H  | ×   | 94   | 94 | 94 | Ł | H         | н   | н   | н  | Ł      | Ł  | Ł  | Ł  |       |
| 16         | 94 | X   | H    | H  | Ħ  | н | H         | н   | н   | н  | н      | н  | н  | н  |       |
| 81         | х  | х   | х    | х  | х  | х | L         | н   | н   | н  | н      | н  | н  | н  | (3)   |
| RB!        | H  | Ł   | Ł    | Ł  | Ł  | Ł | L         | н   | н   | н  | н      | н  | н  | н  | (4)   |
| LT         | Ł  | х   | х    | х  | х  | х | н         | ī.  | Ł   | Ł  | L      | L  | Ł  | Ĺ  | (5)   |
|            |    |     |      |    |    |   |           |     |     |    |        |    |    |    |       |

Note 1: BI/RBO is a wire-AND logic serving as blanking input (Bi) and/or ripple-blanking culput (RBO).

Note 2: The blanking input (B) must be open or hald stalking input (B) and/or appurtunctions 0 through 15 are desired. The ripple-blanking input (BB) must be open or high it blanking of a decimal zero is not desired.

Hote 3: When a low logic level is applied directly to the blanking input (BD), all segment outputs are high regardless of the level of any other input.

Note 4: When ripple-blanking input (BB) and inputs A, B, C, and D are at a low level with the lampitest input high, all segment outputs go Bland the ripple-blanking cutput (BBO) goes to a low level disapprose condition).

Note 5: When the blanking input/ripple-blanking output (BI/RBC) is open or hald high and a low is applied to the lamp-lest input, all segment outputs are L. H = Hightlevel, L = Low level, X = Don't Care



# 54LS74/DM54LS74A/DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs

#### General Description

This device contains two independent positive-edge-triggered D flip-flops with complementary outputs. The information on the D input is accepted by the flip-flops on the positive going edge of the clock pulse. The triggering occurs at a voltage level and is not directly related to the transition time of the rising edge of the clock. The data on the D input may be changed white the clock is low or high without affecting the outputs as long as the data setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.

#### Features

Alternate military/aerospace device (54LS74) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.

#### Connection Diagram



TL/F/8373=1

Order Number 54LS74DMQB, 54LS74FMQB, 54LS74LMQB, DM54LS74AJ, DM54LS74AW, DM74LS74AM or DM74LS74AN See NS Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

|    | Inp | Outp | outs |    |                  |
|----|-----|------|------|----|------------------|
| PR | CLR | CLK  | D    | a  | ā                |
| Ł  | H   | х    | х    | н  | L                |
| н  | Ł   | X    | ×    | L  | H                |
| Ł  | Ł   | х    | X    | ы× | 9-8 ×            |
| н  | 94  | 1    | н    | н  | Ł                |
| H  | H   | 1    | L    | L  | 94               |
| 34 | H   | L    | X    | Qo | $\overline{a}_0$ |

H = High Logic Level

@1995 Nettonel Semiconductor Corporation TL/F/9373

PPID-890 NH05/Printed in U.S. A

X = Ether Low a: High Logic Level

 $L \approx Low Logic Level$ 

T = Positive-going Transition

<sup>\*</sup> This configuration is nonstable; that is, it will not persist when either the presidend/or clear inputs return to their inactive (high) levid.

 $<sup>\</sup>Omega_0 = The output logic level of <math>\Omega$  before the indicated input conditions were established



## DM54LS75/DM74LS75 Quad Latches

#### **General Description**

These latches are ideally suited for use as temporary storage for binary information between processing units and input/output or indicator units. Information present at a data (D) input is transferred to the Q output when the enable is high, and the Q output will follow the data input as long as the enable remains high. When the enable goes low,

the information (that was present at the data input at the time the transition occurred) is retained at the Q output until the enable is permitted to go high.

These latches feature complementary Q and  $\overline{Q}$  outputs from a 4-bit latch, and are available in 16-pin packages.

#### **Connection Diagram**

#### Dual-In-Line Package



Order Number DM54LS75J, DM54LS75W, DM74LS75M or DM74LS75N See NS Package Number J16A, M16A, N16A or W16A

#### Function Table (Each Latch)

| - In | nputs  | Outputs        |                       |  |  |  |
|------|--------|----------------|-----------------------|--|--|--|
| D    | Enable | a              | ā                     |  |  |  |
| L    | H      | Ł              | 94                    |  |  |  |
| H    | H      | H              | Ł                     |  |  |  |
| Х    | Ł      | C <sub>O</sub> | $\overline{\alpha}_0$ |  |  |  |

 $H \approx Hgh\ Level, L \approx Low Level, X \approx Don't Care$   $Q_0 \approx The\ Level of Q\ Helone the High-to-Low Transition of ENABLE$ 

#### Logic Diagram (Each Latch)



TL/F/6974-2

©1995 Nettonel Serviconductor Corporation TL/F/19376

PPO-890 M105/Printed in U.S. A



# MM54HC76/MM74HC76 Dual J-K Flip-Flops with Preset and Clear

#### General Description

These high speed (30 MHz minimum) J-K Fip-Flops utilize advanced silicon-gate CMOS technology to achieve, the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.

Each flip-flop has independent J, K, PRESET, CLEAR, and CLOCK inputs and  $\Omega$  and  $\overline{\Omega}$  outputs. These devices are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.

The 54HC/74HC logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\rm CC}$  and ground.

#### Features

- Typical propagation delay: 16 ns
- Wide operating voltage range
- Low input current: 1 μA maximum
- Low quiescent current: 40 μA maximum (74HC Series)
- High output drive: 10 LS-TTL loads

#### Connection and Logic Diagrams

# Truth Table



|    | 1   | nputs |   |   | Out | puts |
|----|-----|-------|---|---|-----|------|
| PR | CLR | CLK   | J | L | Ġ   | ā    |
|    | н   | ×     | х | Х | н   | μ.   |
| н  | Ł   | X     | X | X | Ł   | 94   |
| L  | Ł   | X     | X | X | £*  | £×   |
| ы  | H   | 1     | L | Ł | CO0 | Q0   |
| н  | 9-6 | 1     | н | Ł | н   | Ł    |
| н  | H   | 1     | Ł | н | Ł   | H    |
| H  | H   | 1     | н | н | TOG | GLE  |
| H  | H   | н     | X | X | Q0  | Q0   |

"This is an unstable condition, and is not guaranteed

#### Order Number MM54HC76 or MM74HC76



@1995 National Servicenductor Obsperation TL/F/5074

PPID-200 M105/Printed in U.S. A.



May 1989

# 54LS83A/DM54LS83A/DM74LS83A 4-Bit Binary Adders with Fast Carry

#### General Description

These full adders perform the addition of two 4-bit binary numbers. The sum (\$\Sigma\$) outputs are provided for each bit and the resultant carry (\$\Sigma\$) is obtained from the fourth bit. These adders feature full internal look ahead across all four bits. This provides the system designer with partial look-ahead performance at the economy and reduced package count of a ripple-carry implementation.

The adder logic, including the carry, is implemented in its true form meaning that the end-around carry can be accomplished without the need for logic or level inversion.

#### Features

- Full-carry look-ahead across the four bits
- Systems achieve partial look-ahead performance with the economy of ripple carry
- Typical add times Two 8-bit words 25 ns Two 16-bit words 45 ns
- Typical power dissipation per 4-bit adder 95 mW
- Allernate Military/Aerospace device (54LS83A) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.

#### Connection Diagram



TL/F/8378-1

Order Number 54LS83ADMQB, 54LS83AFMQB, DM54LS83AJ, DM54LS83AW, DM74LS83AWM or DM74LS83AN See NS Package Number J 16A, M16B, N16E or W 16A

©1995 Netlonel Semiconductor Opporation TL/F/9976

PPID-820 M105/Printed in U.S. A

| Symbol            | Parameter                                          | From (In put)<br>To (Output)                         | C <sub>L</sub> ~ 15 pF |     | CL ~ | 50 pF | Units |
|-------------------|----------------------------------------------------|------------------------------------------------------|------------------------|-----|------|-------|-------|
|                   |                                                    | 10 (Output)                                          | Min                    | Max | Min  | Max   |       |
| <sup>в</sup> рин  | Propagation Delay Time<br>Low to High Level Output | C0 to<br>Σ1 or Σ2                                    |                        | 24  |      | 28    | ns    |
| t <sub>PHI.</sub> | Propagation Delay Time<br>High to Low Level Output | C0 to<br>Σ1 or Σ2                                    |                        | 24  |      | 30    | ns    |
| t <sub>PLH</sub>  | Propagation Delay Time<br>Low to High Level Output | COto<br>∑3                                           |                        | 24  |      | 28    | ns    |
| t <sub>PHL</sub>  | Propagation Delay Time<br>High to Low Level Output | CO to                                                |                        | 24  |      | 30    | ns    |
| t <sub>РСН</sub>  | Propagation Delay Time<br>Low to High Level Output | COto<br>X4                                           |                        | 24  |      | 28    | ns    |
| t <sub>PHL</sub>  | Propagation Delay Time<br>High to Low Level Output | C0 to<br>∑4                                          |                        | 24  |      | 30    | ns    |
| t <sub>PLH</sub>  | Propagation Delay Time<br>Low to High Level Output | A <sub>i</sub> , B <sub>i</sub><br>to Σ <sub>i</sub> |                        | 24  |      | 28    | ns    |
| lp <sub>Hi.</sub> | Propagation Delay Time<br>High to Low Level Output | A <sub>i</sub> , B <sub>i</sub><br>to Σ <sub>i</sub> |                        | 24  |      | 30    | ns    |
| tеин              | Propagation Delay Time<br>Low to High Level Output | C0to<br>C4                                           |                        | 17  |      | 24    | ns    |
| t <sub>PHL</sub>  | Propagation Delay Time<br>High to Low Level Output | C0 to<br>C4                                          |                        | 17  |      | 25    | ns    |
| t <sub>РШ</sub>   | Propagation Delay Time<br>Low to High Level Output | A <sub>i</sub> , B <sub>i</sub><br>to C4             |                        | 17  |      | 24    | ns    |
| ten.              | Propagation Delay Time<br>High to Low Level Output | A <sub>i</sub> , B <sub>i</sub><br>to C4             |                        | 17  |      | 26    | ns    |

# Truth Table

|      |      |      |      | _           |    | Out | puts        |    |           |  |
|------|------|------|------|-------------|----|-----|-------------|----|-----------|--|
|      | Inp  | uts  |      | When C0 =   |    |     | When C0 = H |    |           |  |
|      |      |      |      | When C2 - L |    |     |             | W  | en C2 = H |  |
| A1 / | B1 / | A2 / | B2 / | Σ1          | Σ2 | C2  | Σ1          | Σ2 | C2 /      |  |
| A3   | В3   | A4   | B4   | Σ3          | Σ4 | C4  | Σ3          | Σ4 | C4        |  |
| L    | Ł    | L    | L    | L           | L  | L   | н           | L  | L         |  |
| н    | Ł    | L    | L    | н           | L  | L   | Ł           | н  | L         |  |
| L    | н    | L    | L    | н           | L  | L   | L           | н  | L         |  |
| н    | н    | L    | L    | L           | H  | L   | н           | н  | L         |  |
| L    | L    | н    | L    | L           | н  | L   | н           | H  | L         |  |
| H    | L    | н    | L    | н           | н  | L   | L           | L  | н         |  |
| L    | н    | H    | L    | н           | Н  | L   | L           | L  | н         |  |
| н    | H    | н    | L    | L           | L  | H   | н           | L  | н         |  |
| L    | L    | L    | Н .  | L           | н  | L   | н           | н  | L         |  |
| н    | L    | Ł    | н    | Н           | н  | L   | L           | L  | н         |  |
| L    | н    | L    | н    | н           | н  | L   | L           | L  | н         |  |
| H    | н    | L.   | н    | L           | L  | н   | н           | L  | н         |  |
| L    | Ł    | н    | н    | L i         | L  | н   | н           | L  | н         |  |
| Н    | Ł    | н    | н    | н           | L  | н   | L           | H  | н         |  |
| L    | н    | н    | н    | н           | L  | н   | L           | H  | н         |  |
| н    | н    | н    | Н    | L           | н  | н   | н           | H  | н         |  |

H = High Level, L = Low Level

YL/F/8578-3

Note: hipst conditions at A1, B1, A2, B2, and C0 are used to determine culputs X1 and X2 and the value of the internal carry C2. The values at C2, A3, B3, A4, and B4 are then used to determine culputs X3, X4, and C4.

# 54LS85/DM54LS85/DM74LS85 4-Bit Magnitude Comparators

#### **General Description**

These 4-bit magnitude comparators perform comparison of straight binary or BCD codes. Three fully-decoded decisions about two, 4-bit words (A, B) are made and are extensily available at three outputs. These devices are fully expandable to any number of bits without external gates. Words of greater length may be compared by connecting comparators in cascade. The A > B, A < B, and A = B outputs of a stage handling less-significant bits are connected to the corresponding inputs of the next stage handling more-significant bits. The stage handling the least-significant bits must

have a high-level voltage applied to the A = 8 input. The cascading path is implemented with only a two-gate-level delay to reduce overall comparison times for long words.

#### Features

- Typical power dissipation 52 mW
- m Typical delay (4-bit words) 24 ns
- Alternate Military/Aerospace device (54LS85) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.

#### Connection Diagram



Order Number 54LS85DMQB, 54LS85FMQB, 54LS85LMQB, DM54LS85J, DM54LS85W, DM74LS85M or DM74LS85N See NS Package Number E20A, J18A, M16A, N18E or W16A

TL/F/6379-1

#### **Function Table**

| Comparing<br>Inputs |         |         | Cascading<br>Inputs |       |       | Outputs |       |       |       |
|---------------------|---------|---------|---------------------|-------|-------|---------|-------|-------|-------|
| A3, B3              | A2, B2  | A1, B1  | A0, B0              | A > B | A < B | A ~ B   | A > B | A < B | A ~ B |
| A3 > B3             | x       | х       | х                   | Х     | Х     | Х       | H     | Ł     | Ł     |
| A3 < B3             | x       | x       | ×                   | х     | X     | Х       | Ł     | H     | Ł     |
| A3 B3               | A2 > B2 | ×       | x                   | X     | X     | x       | H     | Ł     | Ł     |
| A3 ~ B3             | A2 < B2 | x       | x                   | х     | X     | X       | Ł     | H     | i.    |
| A3 - B3             | A2 - B2 | A1 > 81 | ×                   | Х     | X     | X       | H     | Ł     | Ł     |
| A3 B3               | A2 B2   | A1 < 81 | x                   | Х     | X     | Х       | Ł     | H     | Ł     |
| A3 ~ B3             | A2 ~ B2 | A1 ~ B1 | A0 > B0             | Х     | X     | X       | H     | Ł     | Ł     |
| A3 - B3             | A2 - B2 | A1 - 81 | A0 < 80             | Х     | X     | X       | Ł     | н     | Ł     |
| A3 ~ B3             | A2 ~ B2 | A1 ~ 81 | A0 ~ B0             | H     | Ł     | Ł       | н     | L     | Ł     |
| A3 - B3             | A2 - B2 | A1 - 31 | A0 B0               | Ł     | 94    | Ł       | Ł     | 94    | Ł     |
| A3 ~ B3             | A2 ~ B2 | A1 ~ B1 | A0 ~ B0             | Ł     | Ł     | H       | Ł     | i.    | H     |
| A3 - B3             | A2 B2   | A1 ~ 31 | A0 B0               | X     | X     | 94      | Ł     | Ł     | H     |
| A3 - B3             | A2 - B2 | A1 ~ B1 | A0 ~ B0             | н     | 94    | Ł       | Ł     | Ł     | Ł     |
| A3 ~ B3             | A2 ~ B2 | A1 ~ B1 | A0 ~ B0             | Ł     | Ł     | Ł       | H     | H     | Ł     |

©1995 National Semiconductor Corporation TL/F/9079

RRO-890 M105/Printed in U.S. A





# DM74LS90/DM74LS93 Decade and Binary Counters

#### General Description

Each of these monolithic counters contains four masterslave flip-flops and additional gating to provide a divide-bytwo counter and a three-stage binary counter for which the count cycle length is divide-by-five for the "LS90" and divideby-eight for the "LS93".

All of these counters have a gated zero reset and the LS90 also has gated set-to-nine inputs for use in BCD nine's complement applications.

To use their maximum count length (decade or four bit binary), the B input is connected to the  $\mathbf{Q}_{\mathbf{A}}$  output. The input

count pulses are applied to input A and the culputs are as described in the appropriate truth table. A symmetrical divide-by-ten count can be obtained from the TLS90 counters by connecting the  $\Omega_{\rm D}$  output to the A input and applying the input count to the B input which gives a divide-by-ten square wave at output  $\Omega_{\rm A}$ .

#### Features

- Typical power dissipation 45 mW
- Count frequency 42 MHz

#### Connection Diagrams (Dual-In-Line Packages)



TL/F/8381-1

Order Number DM74LS90M or DM74LS90N See NS Package Number M14A or N14A



Order Number DM74LS93M or DM74LS93N See NS Package Number M14A or N14A

@1965 Nettonel Serviconductor Obsporation TL/F/95881

PPID-200 M105/Printed in U.S. A

## **Function Tables**

LS 90 BCD Count Sequence (See Note A)

| (See Note A) |                |                |    |    |  |  |
|--------------|----------------|----------------|----|----|--|--|
| Count        | Output         |                |    |    |  |  |
| Count        | Q <sub>D</sub> | Q <sub>C</sub> | QB | QA |  |  |
| 0            | Ł              | Ł              | Ł  | L  |  |  |
| 1            | Ł              | Ł              | Ł  | н  |  |  |
| 2            | Ł              | Ł              | 94 | Ł  |  |  |
| 3            | Ł              | Ł              | H  | Н  |  |  |
| 4            | Ł              | 94             | Ł  | Ł  |  |  |
| 5            | Ł              | 94             | Ł  | н  |  |  |
| 6            | Ł              | H              | H  | Ł  |  |  |
| 7            | Ł              | H              | H  | 14 |  |  |
| 8            | H              | Ł              | Ł  | Ł  |  |  |
| 9            | н              | Ł              | Ł  | н  |  |  |

LS90 Bi-Quinary (5-2) (See Note B)

| (See Note 5) |        |                |                |    |  |  |
|--------------|--------|----------------|----------------|----|--|--|
| Count        | Output |                |                |    |  |  |
| Journ        | QA     | Q <sub>D</sub> | Q <sub>C</sub> | QB |  |  |
| 0            | Ł      | Ĺ              | Ł              | Ł  |  |  |
| 1            | Ł      | Ł              | Ł              | н  |  |  |
| 2            | Ł      | Ł              | н              | Ł  |  |  |
| 3            | Ł      | L              | 94             | Н  |  |  |
| 4            | Ł      | 94             | Ł              | Ł  |  |  |
| 5            | н      | Ł              | Ł              | Ł  |  |  |
| 6            | 34     | Ł              | Ł              | H  |  |  |
| 7            | H      | Ł              | 3-5            | Ł  |  |  |
| 8            | н      | Ł              | н              | н  |  |  |
| 9            | н      | 94             | Ł              | Ł  |  |  |

LS93 Count Sequence (See Note C)

|       | 1000           | NOTE | -,  |     |  |  |  |
|-------|----------------|------|-----|-----|--|--|--|
| Count | Output         |      |     |     |  |  |  |
| Count | Q <sub>D</sub> | ac   | QB  | QA  |  |  |  |
| 0     | Ł              | Ł    | Ł   | Ł   |  |  |  |
| 1     | Ł              | Ł    | Ł   | н   |  |  |  |
| 2     | Ł              | L    | 14  | Ł   |  |  |  |
| 3     | Ł              | i.   | H   | H   |  |  |  |
| 4     | Ł              | 94   | L   | Ł   |  |  |  |
| 5     | Ł              | 9-6  | Ł   | H   |  |  |  |
| 6     | Ł              | 346  | 9-6 | Ł   |  |  |  |
| 7     | Ł              | 3-6  | H   | 346 |  |  |  |
| 8     | н              | L    | Ł   | Ł   |  |  |  |
| 9     | 3-5            | Ł    | i.  | 345 |  |  |  |
| 10    | 345            | Ł    | 34  | Ł   |  |  |  |
| 11    | H              | Ł    | 2-6 | н   |  |  |  |
| 12    | н              | 946  | Ł   | L   |  |  |  |
| 13    | 14             | H    | Ł   | 9-6 |  |  |  |
| 14    | Н              | 346  | 34  | Ł   |  |  |  |
| 15    | H              | 9-6  | H   | H   |  |  |  |

LS 90 Reset/Count Truth Table

|       | Reset Inputs |       |       |    |    | put                       |                  |
|-------|--------------|-------|-------|----|----|---------------------------|------------------|
| R0(1) | R0(2)        | R9(1) | R9(2) | QD | ac | $\mathbf{Q}_{\mathrm{B}}$ | $Q_{\mathbf{A}}$ |
| н     | н            | Ł     | х     | Ł  | Ł  | L                         | 7.               |
| н     | 9-6          | X     | Ł     | Ł  | Ł  | Ł                         | Ł                |
| X     | X            | 84    | H     | н  | Ł  | Ł                         | H                |
| X     | Ł            | X     | Ł     |    | CO | INT                       |                  |
| L     | X            | Ł     | X     |    | CO | JINE                      |                  |
| Ł     | X            | X     | £     |    | CO | INT                       |                  |
| Х     | Ł            | Ł     | х     |    | CO | UNT                       |                  |

Note & Output Q<sub>A</sub> is connected to input B for BCD count.

Note  $\mathbf{B}$  Culput  $Q_D$  is connected to input A for bi-quinary quint. Note  $\mathbf{B}$  Culput  $Q_D$  is connected to input B. Note  $\mathbf{D}$   $H \cong High Level, L \cong Low Level, X \cong Don't Care.$ 

LS93 Reset/Count Truth Table

| Reset | Inputs      |       | Out | put            |    |
|-------|-------------|-------|-----|----------------|----|
| R0(1) | RO(1) RO(2) |       | ac  | Q <sub>B</sub> | QA |
| н     | н           | Ł     | Ł   | Ł              | L  |
| Ĺ.    | Х           | COUNT |     |                |    |
| ×     | Ĺ           |       | COL | JINT           |    |





# 54LS125A/DM54LS125A/DM74LS125A Quad TRI-STATE® Buffers

#### General Description

This device contains four independent gates each of which performs a non-inverting buffer function. The outputs have the TRI-STATE feature. When enabled, the outputs exhibit the low impedance characteristics of a standard LS output with additional drive capability to permit the driving of bus lines without external resistors. When disabled, both the output transistors are turned off presenting a high-impedance state to the bus line. Thus the output will act neither as a significant load nor as a driver. To minimize the possibility

that two outputs will attempt to take a common bus to opposite logic levels, the disable time is shorter than the enable time of the outputs.

#### Features

■ Alternate Military/Aerospace device (54LS125) is available. Contact a National Semiconductor Sales Office/ Distributor for specifications.

#### Connection Diagram



Order Number 54LS125ADMQB, 54LS125AFMQB, 54LS125ALMQB, DM54LS125AJ, DM54LS125AW, DM74LS125AM or DM74LS125AN See NS Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

Y -- A

| Inp | Output |       |
|-----|--------|-------|
| A   | С      | Y     |
| L   | L      | £     |
| H   | L      | H     |
| x   | н      | 1-%-Z |

H = High Logic Level

L ≈ Low Logic Level

X = Either Low or High Lagic Level

Hi-Z = TRI-STATE (Outputs are disabled)

PPID-820 M105/Printed in U.S. A.



## DM74LS126A Quad TRI-STATE® Buffer

#### General Description

This device contains four independent gates each of which — output transistors are turned off presenting a high-impedperforms a non-inverting buffer function. The outputs have the TRI-STATE feature. When enabled, the outputs exhibit the low impedance characteristics of a standard LS output with additional drive capability to permit the driving of bus lines without external resistors. When disabled, both the

ance state to the bus line. Thus the output will act neither as a significant load nor as a driver. To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the disable time is shorter than the enable time of the outputs

#### Connection Diagram



Order Number DM74LS126AM or DM74LS126AN See NS Package Number M14A or N14A

#### TL/F/8388-1

#### **Function Table**

Y -- A

| Inp | Output |       |
|-----|--------|-------|
| A   | С      | Y     |
| L   | 34     |       |
| H   | H      | H     |
| Х   | L      | 146-Z |

H = High Logic Level

L ≈ Low Logic Level

Hi-Z = TRI-STATE (Outputs are disabled)

(THISSIS National Servicenductor Opporation



# 54LS151/DM54LS151/DM74LS151 Data Selector/Multiplexer

#### General Description

This data selector/multiplexer contains full on-chip decoding to select the desired data source. The "LS151 selects one-of-eight data sources. The "LS151 has a strobe input which must be at a low-logic level to enable these devices. A high level at the strobe forces the W output high, and the Y output low.

The 'LS151 features complementary W and Y outputs.

#### Features

- Select one-of-eight data lines
- Performs parallel-to-serial conversion
- Permits multiplexing from N lines to one line
- M Also for use as Bodean function generator
- Typical average propagation delay time data input to W output 12.5 ns
- Typical power dissipation 30 mW
- Allernate Military/Aerospace device (54LS151) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.

#### Connection Diagram

#### Dual-In-Line Package



TL:/F/8392~1

Order Number 54LS151DMQB, 54LS151FMQB, 54LS151LMQB, DM54LS151J, DM54LS151W, DM74LS151M or DM74LS151N See NS Package Number E20A, J16A, M16A, N16E or W16A

#### **Truth Table**

|    | 1      | Out | puts   |    |    |
|----|--------|-----|--------|----|----|
|    | Select |     | Strobe | Y  | w  |
| С  | В      | Α   | \$     |    | •• |
| х  | x      | х   | H      | Ł  | 84 |
| Ł  | Ł      | Ł   | Ł      | D0 | D0 |
| L  | Ł      | 94  | L      | D1 | D1 |
| Ł  | H      | Ł   | Ł      | D2 | D2 |
| i. | H      | H   | Ĺ      | D3 | D3 |
| н  | Ł      | Ł   | L      | D4 | D4 |
| н  | Ł      | 94  | L      | D5 | D5 |
| н  | н      | Ł   | Ł      | D6 | D6 |
| 84 | 94     | H   | Ł      | D7 | D7 |

H × High Level, L × Low Level, X × Don't Care D0, D1...D7 × the level of the respective Dingut

©1905 National Servicenductor Corporation TUTV 6262

PPID-920 MH05/Phinked in U.S. A



# 54LS153/DM54LS153/DM74LS153 Dual 4-Line to 1-Line Data Selectors/Multiplexers

#### General Description

Each of these data selectors/multiplexers contains inverters and drivers to supply fully complementary, on-chip, bina-ry decoding data selection to the AND-OR-invert gates. Separate strobe inputs are provided for each of the two four-line sections

- # High fan-out, low impedance, totem pole outputs
- Typical average propagation delay times From data 14 ns

n lines)

- --- From strobe 19 ns
- --- From select 22 ns
- Typical power dissipation 31 mW
- Alternate Military/Aerospace device (54LS153) is available. Contact a National Semiconductor Sales Office/ Distributor for specifications.

Strobe (enable) line provided for cascading (N lines to

Features

- Permits multiplexing from N lines to 1 line
- Performs at parallel-to-serial conversion

#### Connection Diagram



Order Number 54LS153DMQB, 54LS153FMQB, 54LS153LMQB, DM54LS153J, DM54LS153W, DM74LS153M or DM74LS153N See NS Package Number E20A, J16A, M16A, N16E or W16A

TUP/6398-1

#### Logic Diagram



#### **Function Table**

| - | ect<br>uts | Data Inputs |    |    | Strobe | Output |    |
|---|------------|-------------|----|----|--------|--------|----|
| 8 | Α          | CO          | C1 | C2 | СЗ     | G      | Y  |
| х | х          | х           | х  | х  | х      | H      | Ł  |
| Ł | Ł          | Ł           | х  | Х  | х      | Ł      | Ł  |
| Ł | Ł          | н           | Х  | Х  | Х      | Ł      | 94 |
| Ł | 34         | Х           | Ł  | Х  | Х      | Ł      | L  |
| L | н          | х           | Н  | Х  | Х      | L      | н  |
| н | Ł          | Х           | x  | Ł  | x      | Ł      | Ł  |
| н | Ł          | х           | х  | н  | х      | Ł      | H  |
| н | н          | х           | х  | Х  | L      | Ł      | Ł  |
| Н | H          | Х           | Х  | Х  | н      | Ł      | н  |

Select inputs A and B are common to both sections H = High Level, L = Low Level, X = Dan't Care

©1995 National Seru/conductor Corporation

# 54LS161A/DM54LS161A/DM74LS161A, 54LS163A/DM54LS163A/DM74LS163A Synchronous 4-Bit Binary Counters

#### General Description

These synchronous, presettable countiers feature an internal carry look-ahead for application in high-speed counting designs. The LS161A and LS163A are 4-bit binary counters. The carry output is decoded by means of a NOR gate, thus preventing spikes during the normal counting mode of operation. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change co-incident with each other when so instructed by the count-enable inputs and internal gating. This mode of operation diminates the output counting spikes which are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform.

These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable input. The clear function for the LS161A is asynchronous; and a low level at the clear input sets all four of the flip-flop outputs low, regardless of the levels of clock, load, or enable inputs. The clear function for the LS169A is synchronous; and a low level at the clear inputs sets all four of the flip-flop outputs low after the next clock pulse, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily, as decoding the maximum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to all low outputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional

gating, instrumental in accomplishing this function are two count-enable inputs and a ripple carry output.

Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high-level output pulse with a duration approximately equal to the high-level portion of the Qa output. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages. High-to-low level transitions at the enable P or T inputs may occur, regardless of the logic level of the clock.

These counters feature a fully independent clock circuit. Changes made to control inputs (enable P or T or load) that will modify the operating mode have no effect until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) will be dictated solely by the conditions meeting the stable set-up and hold times.

#### Features

- Synchronously programmable
- Internal look-ahead for fast counting
- Carry output for n-bit cascading
- Synchronous counting
- Load control line
- Diode-clamped inputs
- Typical propagation time, clock to Q output 14 ns
- Typical clock frequency 32 MHz
- Typical power dissipation 93 mW
- Allernate Military/Aerospace device (54LS161, 54LS163) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.

#### Connection Diagram





Order Numbers 54L S161ADMQB, 54LS161AFMQB, 54LS161ALMQB, 54LS163ADMQB, 54LS163AFMQB, 54LS163ALMQB, DM54LS161AJ, DM54LS161AW, DM54LS163AJ, DM54LS163AW, DM74LS161AM, DM74LS161AN, DM74LS163AM or DM74LS163AN See NS Package Number E20A, J16A, M16A, N16E or W16A

@1995 National Service/schot Corporation TL/F/6997

PPID-IEIO MH05/Printed in U.S. A

'LS163 Switching Characteristics at  $V_{\rm CC}=5V$  and  $T_{\rm A}=25^{\circ}{\rm C}$  (See Section 1 for Test Waveforms and Output Load) (Continued)

|             |                                                    | From (Input)                 |                        |     | Units |                      |    |
|-------------|----------------------------------------------------|------------------------------|------------------------|-----|-------|----------------------|----|
| Symbol      | Parameter                                          | To (Output)                  | C <sub>L</sub> ~ 15 pF |     |       | C <sub>L</sub> 50 pF |    |
|             |                                                    |                              | Min                    | Max | Min   | Max                  |    |
| ₩ин         | Propagation Delay Time<br>Low to High Level Output | Clock to Any Q<br>(Load Low) |                        | 24  |       | 30                   | ns |
| <b>Р</b> н. | Propagation Delay Time<br>High to Low Level Output | Clock to Any Q<br>(Load Low) |                        | 27  |       | 38                   | ns |
| ¥ин         | Propagation Delay Time<br>Low to High Level Output | Enable T to<br>Ripple Carry  |                        | 14  |       | 27                   | ns |
| ен.         | Propagation Delay Time<br>High to Low Level Output | Enable T to<br>Ripple Carry  |                        | 15  |       | 27                   | ns |
| bн.         | Propagation Delay Time<br>High to Low Level Output | Clear to Any Q<br>(Note 1)   |                        | 28  |       | 45                   | ns |

Note 1: The propagation delay clear to output is measured from the clock input transition.

# Logic Diagram



#### Parameter Measurement Information

#### Switching Time Waveforms



Note A: The input pulses are supplied by generators having the following characteristics: PRR  $\ll$  1 MRz, duty cycle  $\ll$  50%,  $Z_{CL/T}=500$ ,  $\xi_{\ll} \ll 10$  ns,  $\xi_{\ll} \ll 10$  ns. Vary PRR to measure  $\xi_{MAR}$ 

TUF/6397-3

TL/F/8397-4

Note B: Outputs  $Q_{\square}$  and carry are teated at  $t_{n+18}$  where  $t_n$  is the bit time when all outputs are low.

Note C:  $V_{VEST} \approx 1.5 V$ .

#### Switching Time Waveforms



TLF/R031-4

Note A: The input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, dutycycle  $\leq$  50%,  $Z_{OUT} =$  50%,  $\xi_{\leq} \in S_{OUT}$  and  $\xi_{\leq} \in S_{OUT} = S$ 

Note B: Enable P and enable T setup times are measured at  $t_n \! + \! 0$ 

Note C:  $V_{PEEP} \approx 1.3 V$ .





# DM54LS181/DM74LS181 4-Bit Arithmetic Logic Unit

#### General Description

The 'LS181 is a 4-bit Arithmetic Logic Unit (ALU) which can perform all the possible 16 logic operations on two variables and a variety of arithmetic operations.

#### Features

- Provides 16 arithmetic operations: add, subtract, com pare, double, plus twelve other arithmetic operations
- Provides all 16 logic operations of two variables: exclusive-OR, compare, AND, NAND, OR, NOR, plus ten other logic operations
- m Full lookahead for high speed arithmetic operation on long words

#### Connection Diagram



TUP/3821-1
Order Number DM54LS181J, DM54LS181W or DM74LS181N See NS Package Number J24A, N24A or W24C

| Pin Names | Description                         |
|-----------|-------------------------------------|
| X0~X3     | Operand inputs (Active LOW)         |
| 80-83     | Operand inputs (Active LOW)         |
| S0~S3     | Function Select Inputs              |
| M         | Mode Control Input                  |
| Cn        | Carry Input                         |
| F0-F3     | Function Outputs (Active LOW)       |
| A B       | Comparator Output                   |
| G         | Carry Generate Output (Active LOW)  |
| ₽         | Carry Propagate Output (Active LOW) |
| Cn+4      | Carry Output                        |

(TH 905 National Servicenductor Opporation TU995821 PPD-ID09H15/Philwdin U.S. A

| Logic Mod    | de Test Tab    | de III 🕒 Fe   | unction Inp    | outs s1 s2    | M - 4.5V, S0 - S3 -                                 | - 0V            |
|--------------|----------------|---------------|----------------|---------------|-----------------------------------------------------|-----------------|
| Symbol       | Input<br>Under |               | Input<br>e Bit | Other         | Data inputs                                         | Output<br>Under |
| Symbol       | Test           | Apply<br>4.5V | Apply<br>GND   | Apply<br>4.5V | A pply<br>GND                                       | Test            |
| teun<br>tenu | X              | 9             | None           | None          | Remaining<br>A and B, Cn                            | Any F           |
| teun<br>tens | 8              | ⊼             | None           | None          | Remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | Any F           |

#### Functional Description

The "LS181 is a 4-bit high speed parallel Arithmetic Logic Unit (ALU). Controlled by the four Function Select inputs (S0-S3) and the Mode Control input (M), it can perform all the 16 possible logic operations or 16 different arithmetic operations on active HIGH or active LOW operands. The Function Table lists these operations

When the Mode Control input (M) is HIGH, all internal carries are inhibited and the device performs logic operations on the individual bits as isted. When the Mode Control input is LOW, the carries are enabled and the device performs affilmetic operations on the two 4-bit words. The device incorporates full internal carry lookahead and provides for either ripple carry between devices using the  $C_{\rm B}+4$  output, or for carry lookahead between packages using the signals  $\overline{P}$  (Carry Propagate) and  $\overline{G}$  (Carry Generate). In the ADD mode,  $\overline{P}$  indicates that  $\overline{F}$  is 16 or more, this is 5 or more, while  $\overline{G}$  indicates that  $\overline{F}$  is 16 or more. In the SUBTRACT mode,  $\overline{P}$  indicates that  $\overline{F}$  is 2ero or less, while  $\overline{G}$  indicates that  $\overline{F}$  is less than zero.  $\overline{P}$  and  $\overline{G}$  are not affected by carry in. When speed requirements are not stifngent, it can be used in a simple ripple carry mode by connecting the Carry output (Cn+4) signal to the Carry input (Cn) of the rext unit. For high speed operation the device is used in conjunction with the 9342 or 93542 carry lookahead dirouit. One carry lookahead pack-

age is required for each group of four "LS181 devices. Carry lookahead can be provided at various levels and offers high speed capability over extremely long word lengths.

The A = B culput from the device goes HIGH when all four  $\overline{F}$  culputs are HIGH and can be used to indicate logic equivalence over four bits when the unit is in the subtract mode. The A = B output is open-collector and can be wired-AND with other A = B outputs to give a comparison for more than four bits. The A = B signal can also be used with the  $C_{n+4}$  signal to indicate A  $\geq$  B and A  $\leq$  B.

The Function Table lists the arithmetic operations that are performed without a carry in. An incoming carry adds a one to each operation. Thus, select code LHHL generates A minus B minus I (2s complement notation) without a carry in and generates A minus B when a carry is applied. Because subtraction is actually performed by complementary addition (1s complement), a carry out means borrow, thus a carry is generated when there is no underflow and no carry is generated when there is underflow. As indicated, this device can be used with either active LOW inputs producing active LOW outputs or with active HIGH inputs producing active HIGH outputs. For either case the table lists the operations that are performed to the operands labeled inside the logic symbol.

Function Table

|             |        | Select     |             | ı                   | LOW Operands<br>F <sub>n</sub> Outputs                 |                  | HIGH Operands<br>F <sub>n</sub> Outputs           |
|-------------|--------|------------|-------------|---------------------|--------------------------------------------------------|------------------|---------------------------------------------------|
| \$3         | 52     | <b>S</b> 1 | S0          | Logic<br>(M H)      | Arithmetic**<br>(M = L) (C <sub>n</sub> = L)           | Logic<br>(M H)   | Arithmetic**<br>(M = L) (C <sub>n</sub> = H)      |
| L           | -      | -          | L<br>H      | Ā<br>ĀB             | A minus 1<br>AB minus 1                                | <u>A</u> + B     | A<br>A + B                                        |
| L           | 1      | H          | H           | A + B<br>Logic 1    | AB minus 1<br>minus 1                                  | AB<br>Logic 0    | A + B<br>minus 1                                  |
| L<br>L      | H      | Ł<br>Ł     | L<br>H<br>L | A + B<br>B<br>A o B | A plus (A + B)<br>AB plus (A + B)<br>A minus B minus 1 | 78<br>8<br>A o 8 | A plus AB<br>(A + B) plus AB<br>A minus B minus 1 |
| ī.          | H      | н          | н           | A + 8               | A + 8                                                  | AB               | AB minus 1                                        |
| н<br>н<br>н | i.     | L<br>H     | L<br>H<br>L | ⊼B<br>A ⊕ B<br>B    | A plus (A + B)<br>A plus B<br>AB plus (A + B)          | A © B<br>B       | A plus AB<br>A plus B<br>(A + B) plus AB          |
| н           | L<br>H | н          | H<br>L      | A + B<br>Logic 0    | A + B<br>A plus A*                                     | AB<br>Logic 1    | AB minus 1<br>Aplus A*                            |
| н           | H      | L<br>H     | H           | AB<br>AB            | AB plus A<br>AB minus A                                | A + B<br>A + B   | (A + B) plus A<br>(A + B) plus A                  |
| Н           | н      | н          | н           | A                   | A                                                      | A                | Aminus 1                                          |

<sup>\*</sup>Each bit is shifted to the next most significant position.

<sup>\*\*</sup> Arithmetic operations expressed in 2s complement notifical.





54LS192/DM74LS192 Up/Down Decade Counter with Separate Up/Down Clocks

# 54LS192/DM74LS192 Up/Down Decade Counter with Separate Up/Down Clocks

71\_/F/10178-1

#### General Description

The "LS192 is an up/down BCD decade (8421) counter. Separate Count Up and Count Down Clocks are used and in either counting mode the circuits operate synchronously. The outputs change state synchronous with the LOW-to-HIGH transitions on the clock inputs.

Separate Terminal Count Up and Terminal Count Down outputs are provided which are used as the clocks for a subse-quent stage without extra logic, thus simplifying multistage counter designs. Individual preset inputs allow the circuits to be used as programmable counters. Both the Parallel Load (PC) and the Master Reset (MR) inputs asynchronously override line clocks.

#### Connection Diagram

Pin Names

TCυ



Order Number 54LS192DMQB, 54LS192FMQB, 54LS192LMQB, DM74LS192M or DM74LS192N See NS Package Number E20A, J16A, M16A, N 16E or W16A

## Logic Symbol



Description

| CPU             | Count Up Clock Input             |
|-----------------|----------------------------------|
|                 | (Active Rising Edge)             |
| CP <sub>D</sub> | Count Down Clock Input           |
|                 | (Active Rising Edge)             |
| MR              | Asynchronous Master Reset Input  |
|                 | (Active HIGH)                    |
| PL              | Asynchronous Parallel Load Input |
|                 | (Active LOW)                     |
| P0~P3           | Parallel Data inputs             |
| Q0-Q3           | Flip-Flop Outputs                |
| TC <sub>D</sub> | Terminal Count Down (Borrow)     |
|                 |                                  |

Output (Active LOW)

Terminal Count Up (Carry) Output (Active LOW)

#### Mode Select Table

| MR | PL | CPu | CPD | Mode           |
|----|----|-----|-----|----------------|
| н  | х  | х   | х   | Reset (Asyn.)  |
| Ł  | Ł  | x   | х   | Preset (Asyn.) |
| £  | н  | ы   | н   | No Change      |
| L  | 14 | _   | H   | Count Up       |
| Ł  | н  | 94  | _   | Count Down     |

H ≈ H9GH Voltage Leve L ∞ LOW Vohage Level X ∞ Immgerial

@1995 National Serviconductor Opporation TL/F/10179

PRO-ISSO M105/Printed in U.S. A.



# 54LS194A/DM74LS194A 4-Bit Bidirectional Universal Shift Register

#### General Description

This bidirectional shift register is designed to incorporate virtually all of the features a system designer may want in a shift register, they feature parallel inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line. The register has four distinct modes of operation, namely:

Parallel (broadside) load Shift right (in the direction  $Q_A$  toward  $Q_D$ ) Shift left (in the direction  $Q_D$  loward  $Q_A$ ) Inhibit clock (do nothing)

Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, S0 and S1, high. The data is loaded into the associated flip-flops and appear at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited.

Shift right is accomplished synchronously with the rising edge of the clock pulse when S0 is high and S1 is low.

Serial data for this mode is entered at the shift-right data input. When 90 is low and S1 is high, data shifts left synchronously and new data is entered at the shift-left serial input.

Clocking of the flip-flop is inhibited when both mode control inputs are low.

#### Features

- Paratiel inputs and outputs
- Four operating modes:
  - Synchronous parallel load
  - Right shift Left shift
  - Do nothing
- Positive edge-triggered clocking
- Direct overriding clear

#### Connection Diagram



TL/9/6407-1

Order Number 54LS194ADMQB, 54LS194AFMQB, 54LS194ALMQB, DM74LS194AM or DM74LS194AN See NS Package Number E20A, J16A, M16A, N16E or W16A

(TH 995 National Servicenductor Corporation

TL/F//SMD7

PPID-9200 MH05/Printed in U.S. A.

# $\textbf{Switching Characteristics} \text{ at V}_{\text{CC}} = 5 \text{V and T}_{\text{A}} = 25 \text{°C (See Section 1 for Test Waveforms and Output Load)}$

|             |                                                    | From (Input)      | 54   | IL\$ | DM  | 74L\$         |       |
|-------------|----------------------------------------------------|-------------------|------|------|-----|---------------|-------|
| Symbol      | Parameter                                          | To (Output)       | CL ~ | 15pF |     | 50 pF<br>2 kΩ | Units |
|             |                                                    |                   | Min  | Max  | Min | Max           |       |
| MAX         | Maximum Clock<br>Frequency                         |                   | 30   |      | 20  |               | MHz   |
| ¥ин         | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Any Q |      | 21   |     | 26            | ns    |
| <b>₽н</b> . | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Any Q |      | 24   |     | 35            | ns    |
| lens.       | Propagation Delay Time<br>High to Low Output       | Gear to<br>Any Q  |      | 26   |     | 38            | ns    |

Note 1: All typicals are at  $V_{CC} \approx 5V$ ,  $T_A \approx 29$  C.

Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 3: With all outputs open, inputs A through Digrounded, and 4.5V applied to S0, S1, CEEAR, and the serial inputs, I<sub>CC</sub> is tested with momentary ground, then 4.5V applied to CLOCK.

#### Logic Diagram

#### L\$194A



TL/P/8407-2

#### **Function Table**

|       |     |     |       | Inputs |       |   |          |   |                |                 | Out      | puts           |                 |    |    |
|-------|-----|-----|-------|--------|-------|---|----------|---|----------------|-----------------|----------|----------------|-----------------|----|----|
| Clear | Mo  | de  | Clock | Se     | erial |   | Parallel |   | Q <sub>A</sub> | Q <sub>B</sub>  | ac       | Q <sub>D</sub> |                 |    |    |
| Oicai | \$1 | 50  | 000   | Left   | Right | Α | В        | С | D              | ΨΑ              | ~д       | Ψ.Α            | ₩8              | 40 | σ, |
| Ł     | Х   | Х   | X     | х      | X     | Х | Х        | Х | Х              | Ł               | Ł        | Ł              | Ł               |    |    |
| H     | X   | X   | Ł     | X      | X     | Х | х        | Х | х              | Q <sub>AO</sub> | QBo      | $Q_{\infty}$   | Q               |    |    |
| 34    | 14  | 315 | Ť     | X      | X     | a | b        | c | ď              | a               | b        | c              | ď               |    |    |
| 24    | Ł   | H   | 1     | X      | 9-6   | X | х        | × | ×              | н               | $Q_{An}$ | Qen            | Qon             |    |    |
| H     | L   | H   | 1     | X      | L     | X | X        | X | х              | Ł               | QAn      | Qen            | Qon             |    |    |
| H     | н   | Ł   | 1     | H      | X     | X | X        | X | х              | Qgn             | Qon      | Qpn            | H               |    |    |
| 34    | н   | Ł   | 1     | i.     | X     | х | X        | X | х              | QBn             | Qon      | Qpn            | Ł               |    |    |
| H     | Ł   | Ł   | X     | X      | X     | х | х        | х | х              | QAO             | QBo      | Qoo            | Q <sub>DD</sub> |    |    |

 $H = High \; Level \; (sheady state), \; L = Low \; Level \; (sheady state), \; X = Don't \; Care \; (any input, including transitions)$ 

Transition from low to high level

a, b, c, d  $\approx$  The level of steady state input at inputs A, B, C or D, respectively.

 $Q_{AD_r}Q_{DD_r}Q_{DD_r}Q_{DD} \approx \text{ The level of }Q_{A_r}Q_{D_r}Q_{D_r}Q_{D_r} \text{ respectively, before the indicated shappy state input conditions were exhabits held.}$ 

Q<sub>An</sub>, Q<sub>Bn</sub>, Q<sub>Dn</sub>, Q<sub>Dn</sub> = The level of Q<sub>A</sub>, Q<sub>B</sub>, Q<sub>C</sub>, respectively, before the most-recent † transition of the clock.





# DM54S280/DM74S280 9-Bit Parity Generators/Checkers

#### **General Description**

These universal, rine-bit parity generators/checkers utilize Schottky-clamped TTL high-performance circuitry, and feature odd/even outputs to facilitate operation of either odd or even parity applications. The word-fength capability is easily expanded by cascading.

The S280 can be used to upgrade the performance of most systems utilizing the DM74180 parity generator/checker. Although the S280 is implemented without expander inputs, the corresponding function is provided by the availability of all input at pin 4, and no internal connection at pin 3. This permits the S280 to be substituted for the 180 in existing designs to produce an identical function, even if S280's are mixed with existing 180's.

Input buffers are provided so that each input represents only one normal 74S load, and full fan-out to 10 normal Series 74S loads is available from each of the outputs at low logic levels. A fan-out to 20 normal Series 74S loads is provided at high logic levels, to facilitate connection of unused inputs to used inputs.

#### Features

- Generates either odd or even parity for nine data lines
- Cascadable for N-bits
- Can be used to upgrade existing systems using MSI parity circuits
- Typical data-to-output delay---14 rs

#### **Connection Diagram**

#### Dual-In-Line Package



TUP/6483-1

Order Number DM54S280J, DM54S280W, DM74S280M or DM74S280N See NS Package Number J14A, M14A, N14A or W14B

#### **Function Table**

| Number of Inputs (A   |       |       |  |  |
|-----------------------|-------|-------|--|--|
| Thru I) that are High | ΣEven | Σ Odd |  |  |
| 0, 2, 4, 6, 8         | н     | Ł     |  |  |
| 1, 3, 5, 7, 9         | Ł     | 3-6   |  |  |

(T1985 National Servicenductor Opporation TU/V/5460

PPD-600 NH05/Pinted in U.S. A

| Symbol | Parameter                                          | From (Input)<br>To (Output) | R <sub>L</sub> 280Ω<br>C <sub>L</sub> 15pF |     | R <sub>L</sub> ~ | Units |    |
|--------|----------------------------------------------------|-----------------------------|--------------------------------------------|-----|------------------|-------|----|
|        |                                                    | ro (ostpat)                 | Min                                        | Max | Min              | Max   |    |
| ∳≀н    | Propagation Delay Time<br>Low to High Level Output | Data to<br>∑ Even           |                                            | 21  |                  | 24    | ns |
| ∳H.    | Propagation Delay Time<br>High to Low Level Output | Data to<br>Σ Even           |                                            | 18  |                  | 21    | ns |
| ŀн     | Propagation Delay Time<br>Low to High Level Output | Data to<br>∑ Odd            |                                            | 21  |                  | 24    | rs |
| Þн     | Propagation Delay Time<br>High to Low Level Output | Data to<br>∑ Odd            |                                            | 18  |                  | 21    | ns |

# Logic Diagram



## Typical Applications

Three S280's can be used to implement a 25-line parity generator/checker. This arrangement will provide parity in typically 25 ns. (See Figure 1.)

As an alternative, the outputs of two or three parity generators/checkers can be decoded with a 2-input (\$86) or

3-input (\$135) exclusive-OR gate for 18 or 27-line parity applications.

Longer word lengths can be implemented by cascading \$280's. As shown in Figure 2, parity can be generated for word lengths up to 81 bits in typically 25 ns.



FIGURE 1.25-Line Parity/Generator Checker



FIGURE 2. 81-Line Parity/Generator Checker