

# MIXED SIGNAL MICROCONTROLLER

#### **FEATURES**

- Low Supply Voltage Range 1.8 V to 3.6 V
- Ultra-Low Power Consumption
  - Active Mode: 220 µA at 1 MHz, 2.2 V
  - Standby Mode: 0.5 μA
  - Off Mode (RAM Retention): 0.1 μA
- Five Power-Saving Modes
- Ultra-Fast Wake-Up From Standby Mode in Less Than 1 μs
- 16-Bit RISC Architecture, 62.5-ns Instruction Cycle Time
- Basic Clock Module Configurations:
  - Internal Frequencies up to 16 MHz With Four Calibrated Frequencies to ±1%
  - Internal Very Low-Power Low-Frequency Oscillator
  - 32-kHz Crystal
  - External Digital Clock Source
- 16-Bit Timer\_A With Two Capture/Compare Registers
- On-Chip Comparator for Analog Signal Compare Function or Slope A/D (MSP430F20x1)
- 10-Bit 200-ksps A/D Converter With Internal Reference, Sample-and-Hold, and Autoscan (MSP430F20x2)
- 16-Bit Sigma-Delta A/D Converter With Differential PGA Inputs and Internal Reference (MSP430F20x3)
- Universal Serial Interface (USI) Supporting SPI and I2C (MSP430F20x2 and MSP430F20x3)
- Brownout Detector

- Serial Onboard Programming, No External Programming Voltage Needed, Programmable Code Protection by Security Fuse
- On-Chip Emulation Logic With Spy-Bi-Wire Interface
- Family Members:
  - MSP430F2001
    - 1KB + 256B Flash Memory
    - 128B RAM
  - MSP430F2011
    - 2KB + 256B Flash Memory
    - 128B RAM
  - MSP430F2002
    - 1KB + 256B Flash Memory
    - 128B RAM
  - MSP430F2012
    - 2KB + 256B Flash Memory
    - 128B RAM
  - MSP430F2003
    - 1KB + 256B Flash Memory
    - 128B RAM
  - MSP430F2013
    - 2KB + 256B Flash Memory
    - 128B RAM
- Available in 14-Pin Plastic Small-Outline Thin Package (TSSOP), 14-Pin Plastic Dual Inline Package (PDIP), and 16-Pin QFN
- For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144)

#### DESCRIPTION

The Texas Instruments MSP430 family of ultra-low-power microcontrollers consist of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.

The MSP430F20xx series is an ultra-low-power mixed signal microcontroller with a built-in 16-bit timer and ten I/O pins. In addition, the MSP430F20x1 has a versatile analog comparator. The MSP430F20x2 and MSP430F20x3 have built-in communication capability using synchronous protocols (SPI or I2C) and a 10-bit A/D converter (MSP430F20x2) or a 16-bit sigma-delta A/D converter (MSP430F20x3).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Typical applications include sensor systems that capture analog signals, convert them to digital values, and then process the data for display or for transmission to a host system. Stand alone RF sensor front end is another area of application.

Table 1. Available Options<sup>(1)</sup>

| т              | PACKAGED DEVICES <sup>(2)</sup>                                                                          |                                                                                                    |                                                                                                                |  |  |  |  |  |  |
|----------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| T <sub>A</sub> | PLASTIC 14-PIN TSSOP (PW)                                                                                | PLASTIC 14-PIN DIP (N)                                                                             | PLASTIC 16-PIN QFN (RSA)                                                                                       |  |  |  |  |  |  |
| -40°C to 85°C  | MSP430F2001IPW<br>MSP430F2011IPW<br>MSP430F2002IPW<br>MSP430F2012IPW<br>MSP430F2003IPW<br>MSP430F2013IPW | MSP430F2001IN<br>MSP430F2011IN<br>MSP430F2002IN<br>MSP430F2012IN<br>MSP430F2003IN<br>MSP430F2013IN | MSP430F2001IRSA MSP430F2011IRSA MSP430F2002IRSA MSP430F2012IRSA MSP430F2003IRSA MSP430F2013IRSA                |  |  |  |  |  |  |
| -40°C to 105°C | MSP430F2001TPW MSP430F2011TPW MSP430F2002TPW MSP430F2012TPW MSP430F2003TPW MSP430F2013TPW                | MSP430F2001TN<br>MSP430F2011TN<br>MSP430F2002TN<br>MSP430F2012TN<br>MSP430F2003TN<br>MSP430F2013TN | MSP430F2001TRSA<br>MSP430F2011TRSA<br>MSP430F2002TRSA<br>MSP430F2012TRSA<br>MSP430F2003TRSA<br>MSP430F2013TRSA |  |  |  |  |  |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



## Device Pinout, MSP430F20x1

See port schematics section for detailed I/O information.







#### **Device Pinout, MSP430F20x2**

See port schematics section for detailed I/O information.







## **Device Pinout, MSP430F20x3**

See port schematics section for detailed I/O information.







## Functional Block Diagram, MSP430F20x1



NOTE: See port schematics section for detailed I/O information.

### Functional Block Diagram, MSP430F20x2



NOTE: See port schematics section for detailed I/O information.



## Functional Block Diagram, MSP430F20x3



NOTE: See port schematics section for detailed I/O information.



# Table 2. Terminal Functions, MSP430F20x1

| TERMIN                                | AL    |        |     |                                                                                                                                                              |
|---------------------------------------|-------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       | N     | 0.     |     | DESCRIPTION                                                                                                                                                  |
| NAME                                  | PW, N | RSA    | I/O |                                                                                                                                                              |
| P1.0/TACLK/ACLK/CA0                   | 2     | 1      | I/O | General-purpose digital I/O pin Timer_A, clock signal TACLK input ACLK signal output Comparator_A+, CA0 input                                                |
| P1.1/TA0/CA1                          | 3     | 2      | I/O | General-purpose digital I/O pin<br>Timer_A, capture: CCI0A input, compare: Out0 output<br>Comparator_A+, CA1 input                                           |
| P1.2/TA1/CA2                          | 4     | 3      | I/O | General-purpose digital I/O pin<br>Timer_A, capture: CCI1A input, compare: Out1 output<br>Comparator_A+, CA2 input                                           |
| P1.3/CAOUT/CA3                        | 5     | 4      | I/O | General-purpose digital I/O pin<br>Comparator_A+, output / CA3 input                                                                                         |
| P1.4/SMCLK/C4/TCK                     | 6     | 5      | I/O | General-purpose digital I/O pin SMCLK signal output Comparator_A+, CA4 input JTAG test clock, input terminal for device programming and test                 |
| P1.5/TA0/CA5/TMS                      | 7     | 6      | I/O | General-purpose digital I/O pin Timer_A, compare: Out0 output Comparator_A+, CA5 input JTAG test mode select, input terminal for device programming and test |
| P1.6/TA1/CA6/TDI/TCLK                 | 8     | 7      | I/O | General-purpose digital I/O pin Timer_A, compare: Out1 output Comparator_A+, CA6 input JTAG test data input or test clock input during programming and test  |
| P1.7/CAOUT/CA7/TDO/TDI <sup>(1)</sup> | 9     | 8      | I/O | General-purpose digital I/O pin Comparator_A+, output / CA7 input JTAG test data output terminal or test data input during programming and test              |
| XIN/P2.6/TA1                          | 13    | 12     | I/O | Input terminal of crystal oscillator<br>General-purpose digital I/O pin<br>Timer_A, compare: Out1 output                                                     |
| XOUT/P2.7                             | 12    | 11     | I/O | Output terminal of crystal oscillator<br>General-purpose digital I/O pin <sup>(2)</sup>                                                                      |
| RST/NMI/SBWTDIO                       | 10    | 9      | I   | Reset or nonmaskable interrupt input Spy-Bi-Wire test data input/output during programming and test                                                          |
| TEST/SBWTCK                           | 11    | 10     | I   | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST.  Spy-Bi-Wire test clock input during programming and test        |
| V <sub>CC</sub>                       | 1     | 16     |     | Supply voltage                                                                                                                                               |
| V <sub>SS</sub>                       | 14    | 14     |     | Ground reference                                                                                                                                             |
| NC                                    | NA    | 13, 15 |     | Not connected                                                                                                                                                |
| QFN Pad                               | NA    | Pad    | NA  | QFN package pad. Connection to VSS is recommended.                                                                                                           |

<sup>(1)</sup> TDO or TDI is selected via JTAG instruction.

<sup>(2)</sup> If XOUT/P2.7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.



## Table 3. Terminal Functions, MSP430F20x2

| TER                                        | MINAL |     |     | rminal Functions, MSP430F20X2                                                                                                                                                                                                      |  |  |
|--------------------------------------------|-------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ILIX                                       |       | 0.  |     | DESCRIPTION                                                                                                                                                                                                                        |  |  |
| NAME                                       | PW, N | RSA | I/O | DESCRIPTION                                                                                                                                                                                                                        |  |  |
| P1.0/TACLK/ACLK/A0                         | 2     | 1   | I/O | General-purpose digital I/O pin Timer_A, clock signal TACLK input ACLK signal output ADC10 analog input A0                                                                                                                         |  |  |
| P1.1/TA0/A1                                | 3     | 2   | I/O | General-purpose digital I/O pin<br>Timer_A, capture: CCI0A input, compare: Out0 output<br>ADC10 analog input A1                                                                                                                    |  |  |
| P1.2/TA1/A2                                | 4     | 3   | I/O | General-purpose digital I/O pin<br>Timer_A, capture: CCl1A input, compare: Out1 output<br>ADC10 analog input A2                                                                                                                    |  |  |
| P1.3/ADC10CLK/A3/<br>VREF-/VeREF-          | 5     | 4   | I/O | General-purpose digital I/O pin ADC10 conversion clock output ADC10 analog input A3 Input for negative external reference voltage/negative internal reference voltage output                                                       |  |  |
| P1.4/SMCLK/A4/VREF+/<br>VeREF+/TCK         | 6     | 5   | I/O | General-purpose digital I/O pin SMCLK signal output ADC10 analog input A4 Input for positive external reference voltage/positive internal reference voltage output JTAG test clock, input terminal for device programming and test |  |  |
| P1.5/TA0/A5/SCLK/TMS                       | 7     | 6   | I/O | General-purpose digital I/O pin Timer_A, compare: Out0 output ADC10 analog input A5 USI: external clock input in SPI or I2C mode; clock output in SPI mode JTAG test mode select, input terminal for device programming and test   |  |  |
| P1.6/TA1/A6/SDO/SCL/<br>TDI/TCLK           | 8     | 7   | I/O | General-purpose digital I/O pin Timer_A, capture: CCl1B input, compare: Out1 output ADC10 analog input A6 USI: Data output in SPI mode; I2C clock in I2C mode JTAG test data input or test clock input during programming and test |  |  |
| P1.7/A7/SDI/SDA/<br>TDO/TDI <sup>(1)</sup> | 9     | 8   | I/O | General-purpose digital I/O pin ADC10 analog input A7 USI: Data input in SPI mode; I2C data in I2C mode JTAG test data output terminal or test data input during programming and test                                              |  |  |
| XIN/P2.6/TA1                               | 13    | 12  | I/O | Input terminal of crystal oscillator<br>General-purpose digital I/O pin<br>Timer_A, compare: Out1 output                                                                                                                           |  |  |
| XOUT/P2.7                                  | 12    | 11  | I/O | Output terminal of crystal oscillator<br>General-purpose digital I/O pin (2)                                                                                                                                                       |  |  |
| RST/NMI/SBWTDIO                            | 10    | 9   | I   | Reset or nonmaskable interrupt input Spy-Bi-Wire test data input/output during programming and test                                                                                                                                |  |  |
| TEST/SBWTCK                                | 11    | 10  | I   | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST.  Spy-Bi-Wire test clock input during programming and test                                                                              |  |  |
| V <sub>CC</sub>                            | 1     | NA  |     | Supply voltage                                                                                                                                                                                                                     |  |  |
| V <sub>SS</sub>                            | 14    | NA  |     | Ground reference                                                                                                                                                                                                                   |  |  |
| DV <sub>CC</sub>                           | NA    | 16  |     | Digital supply voltage                                                                                                                                                                                                             |  |  |
| AV <sub>CC</sub>                           | NA    | 15  |     | Analog supply voltage                                                                                                                                                                                                              |  |  |
| DV <sub>SS</sub>                           | NA    | 14  |     | Digital ground reference                                                                                                                                                                                                           |  |  |
| AV <sub>SS</sub>                           | NA    | 13  |     | Analog ground reference                                                                                                                                                                                                            |  |  |
| QFN Pad                                    | NA    | Pad | NA  | QFN package pad. Connection to VSS is recommended.                                                                                                                                                                                 |  |  |

<sup>1)</sup> TDO or TDI is selected via JTAG instruction.

<sup>(2)</sup> If XOUT/P2.7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.



# Table 4. Terminal Functions, MSP430F20x3

| TERMINAL                                    |       |     |     |                                                                                                                                                                                                                                              |  |  |  |
|---------------------------------------------|-------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                             | N     | 0.  |     | DESCRIPTION                                                                                                                                                                                                                                  |  |  |  |
| NAME                                        | PW, N | RSA | I/O | 2200                                                                                                                                                                                                                                         |  |  |  |
| P1.0/TACLK/ACLK/A0+                         | 2     | 1   | I/O | General-purpose digital I/O pin Timer_A, clock signal TACLK input ACLK signal output SD16_A positive analog input A0                                                                                                                         |  |  |  |
| P1.1/TA0/A0-/A4+                            | 3     | 2   | I/O | General-purpose digital I/O pin<br>Timer_A, capture: CCI0A input, compare: Out0 output<br>SD16_A negative analog input A0<br>SD16_A positive analog input A4                                                                                 |  |  |  |
| P1.2/TA1/A1+/A4-                            | 4     | 3   | I/O | General-purpose digital I/O pin Timer_A, capture: CCI1A input, compare: Out1 output SD16_A positive analog input A1 SD16_A negative analog input A4                                                                                          |  |  |  |
| P1.3/VREF/A1-                               | 5     | 4   | I/O | General-purpose digital I/O pin<br>Input for an external reference voltage/internal reference voltage output (can be<br>used as mid-voltage)<br>SD16_A negative analog input A1                                                              |  |  |  |
| P1.4/SMCLK/A2+/TCK                          | 6     | 5   | I/O | General-purpose digital I/O pin SMCLK signal output SD16_A positive analog input A2 JTAG test clock, input terminal for device programming and test                                                                                          |  |  |  |
| P1.5/TA0/A2-/SCLK/TMS                       | 7     | 6   | I/O | General-purpose digital I/O pin Timer_A, compare: Out0 output SD16_A negative analog input A2 USI: external clock input in SPI or I2C mode; clock output in SPI mode JTAG test mode select, input terminal for device programming and test   |  |  |  |
| P1.6/TA1/A3+/SDO/SCL/<br>TDI/TCLK           | 8     | 7   | I/O | General-purpose digital I/O pin Timer_A, capture: CC11B input, compare: Out1 output SD16_A positive analog input A3 USI: Data output in SPI mode; I2C clock in I2C mode JTAG test data input or test clock input during programming and test |  |  |  |
| P1.7/A3-/SDI/SDA/<br>TDO/TDI <sup>(1)</sup> | 9     | 8   | I/O | General-purpose digital I/O pin SD16_A negative analog input A3 USI: Data input in SPI mode; I2C data in I2C mode JTAG test data output terminal or test data input during programming and test                                              |  |  |  |
| XIN/P2.6/TA1                                | 13    | 12  | I/O | Input terminal of crystal oscillator<br>General-purpose digital I/O pin<br>Timer_A, compare: Out1 output                                                                                                                                     |  |  |  |
| XOUT/P2.7                                   | 12    | 11  | I/O | Output terminal of crystal oscillator<br>General-purpose digital I/O pin (2)                                                                                                                                                                 |  |  |  |
| RST/NMI/SBWTDIO                             | 10    | 9   | I   | Reset or nonmaskable interrupt input Spy-Bi-Wire test data input/output during programming and test                                                                                                                                          |  |  |  |
| TEST/SBWTCK                                 | 11    | 10  | I   | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST.  Spy-Bi-Wire test clock input during programming and test                                                                                        |  |  |  |
| V <sub>CC</sub>                             | 1     | NA  |     | Supply voltage                                                                                                                                                                                                                               |  |  |  |
| V <sub>SS</sub>                             | 14    | NA  |     | Ground reference                                                                                                                                                                                                                             |  |  |  |
| DV <sub>CC</sub>                            | NA    | 16  |     | Digital supply voltage                                                                                                                                                                                                                       |  |  |  |
| AV <sub>CC</sub>                            | NA    | 15  |     | Analog supply voltage                                                                                                                                                                                                                        |  |  |  |
| DV <sub>SS</sub>                            | NA    | 14  |     | Digital ground reference                                                                                                                                                                                                                     |  |  |  |
| AV <sub>SS</sub>                            | NA    | 13  |     | Analog ground reference                                                                                                                                                                                                                      |  |  |  |
| QFN Pad                                     | NA    | Pad | NA  | QFN package pad. Connection to VSS is recommended.                                                                                                                                                                                           |  |  |  |

 <sup>(1)</sup> TDO or TDI is selected via JTAG instruction.
 (2) If XOUT/P2.7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.



#### SHORT-FORM DESCRIPTION

#### **CPU**

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

#### **Instruction Set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 5 shows examples of the three types of instruction formats; Table 6 shows the address modes.



#### **Table 5. Instruction Word Formats**

| INSTRUCTION FORMAT                | EXAMPLE   | OPERATION             |  |
|-----------------------------------|-----------|-----------------------|--|
| Dual operands, source-destination | ADD R4,R5 | R4 + R5> R5           |  |
| Single operands, destination only | CALL R8   | PC>(TOS), R8> PC      |  |
| Relative jump, un/conditional     | JNE       | Jump-on-equal bit = 0 |  |

#### **Table 6. Address Mode Descriptions**

| ADDRESS MODE           | S <sup>(1)</sup> | D <sup>(1)</sup> | SYNTAX          | EXAMPLE          | OPERATION                   |
|------------------------|------------------|------------------|-----------------|------------------|-----------------------------|
| Register               | ✓                | ✓                | MOV Rs,Rd       | MOV R10,R11      | R10> R11                    |
| Indexed                | ✓                | ✓                | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6)  | M(2+R5)> M(6+R6)            |
| Symbolic (PC relative) | ✓                | ✓                | MOV EDE,TONI    |                  | M(EDE)> M(TONI)             |
| Absolute               | ✓                | <b>√</b>         | MOV &MEM,&TCDAT |                  | M(MEM)> M(TCDAT)            |
| Indirect               | ✓                |                  | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6) | M(R10)> M(Tab+R6)           |
| Indirect autoincrement | ✓                |                  | MOV @Rn+,Rm     | MOV @R10+,R11    | M(R10)> R11<br>R10 + 2> R10 |
| Immediate              | ✓                |                  | MOV #X,TONI     | MOV #45,TONI     | #45> M(TONI)                |

(1) S = source, D = destination



#### **Operating Modes**

The MSP430 has one active mode and five software-selectable low-power modes of operation. An interrupt event can wake the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active
  - MCLK is disabled
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - ACLK and SMCLK remain active. MCLK is disabled
  - DCO's dc-generator is disabled if DCO not used in active mode
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator is disabled
  - Crystal oscillator is stopped



#### **Interrupt Vector Addresses**

The interrupt vectors and the power-up starting address are located in the address range of 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, flash is not programmed) the CPU goes into LPM4 immediately after power-up.

**Table 7. Interrupt Sources** 

| INTERRUPT SOURCE                                                                                       | INTERRUPT FLAG                                              | SYSTEM<br>INTERRUPT                                  | WORD ADDRESS     | PRIORITY        |
|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------|------------------|-----------------|
| Power-up<br>External reset<br>Watchdog Timer+<br>Flash key violation<br>PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV<br>See <sup>(2)</sup>    | Reset                                                | OFFFEh           | 31, highest     |
| NMI<br>Oscillator fault<br>Flash memory access violation                                               | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup>                | (non)-maskable,<br>(non)-maskable,<br>(non)-maskable | 0FFFCh           | 30              |
|                                                                                                        |                                                             |                                                      | 0FFFAh           | 29              |
|                                                                                                        |                                                             |                                                      | 0FFF8h           | 28              |
| Comparator_A+ (MSP430F20x1)                                                                            | CAIFG <sup>(4)</sup>                                        | maskable                                             | 0FFF6h           | 27              |
| Watchdog Timer+                                                                                        | WDTIFG                                                      | maskable                                             | 0FFF4h           | 26              |
| Timer_A2                                                                                               | TACCR0 CCIFG <sup>(4)</sup>                                 | maskable                                             | 0FFF2h           | 25              |
| Timer_A2                                                                                               | TACCR1 CCIFG.TAIFG <sup>(2)(4)</sup>                        | maskable                                             | 0FFF0h           | 24              |
|                                                                                                        |                                                             |                                                      | 0FFEEh           | 23              |
|                                                                                                        |                                                             |                                                      | 0FFECh           | 22              |
| ADC10 (MSP430F20x2)                                                                                    | ADC10IFG <sup>(4)</sup>                                     | maskable                                             | 0FFEAh           | 21              |
| SD16_A (MSP430F20x3)                                                                                   | SD16CCTL0 SD16OVIFG,<br>SD16CCTL0 SD16IFG <sup>(2)(4)</sup> | maskable                                             |                  |                 |
| USI<br>(MSP430F20x2, MSP430F20x3)                                                                      | USIIFG, USISTTIFG(2)(4)                                     | maskable                                             | 0FFE8h           | 20              |
| I/O Port P2 (two flags)                                                                                | P2IFG.6 to P2IFG.7 <sup>(2)(4)</sup>                        | maskable                                             | 0FFE6h           | 19              |
| I/O Port P1 (eight flags)                                                                              | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup>                        | maskable                                             | 0FFE4h           | 18              |
|                                                                                                        |                                                             |                                                      | 0FFE2h           | 17              |
|                                                                                                        |                                                             |                                                      | 0FFE0h           | 16              |
| See (5)                                                                                                |                                                             |                                                      | 0FFDEh to 0FFC0h | 15 to 0, lowest |

<sup>(1)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address ranges.

<sup>(2)</sup> Multiple source flags

<sup>(3) (</sup>non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot.

<sup>(4)</sup> Interrupt flags are located in the module.

<sup>(5)</sup> The interrupt vectors at addresses 0FFDEh to 0FFC0h are not used in this device and can be used for regular program code if necessary.

**Address** 

0



## **Special Function Registers**

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

**Legend** rw: Bit can be read and written.

7

rw-0,1: Bit can be read and written. It is reset or set by PUC. rw-(0,1): Bit can be read and written. It is reset or set by POR.

5

SFR bit is not present in device.

6

## Table 8. Interrupt Enable Register 1 and 2

2

| 00h     |                                                                                                                                        |                                   | ACCVIE         | NMIIE |   |   | OFIE | WDTIE |
|---------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|-------|---|---|------|-------|
|         |                                                                                                                                        |                                   | rw-0           | rw-0  |   |   | rw-0 | rw-0  |
| WDTIE   | Watchdog Timer interrupt enable. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured in interval timer mode. |                                   |                |       |   |   |      |       |
| OFIE    | Oscillator                                                                                                                             | Oscillator fault interrupt enable |                |       |   |   |      |       |
| NMIIE   | (Non)ma                                                                                                                                | skable interrupt                  | enable         |       |   |   |      |       |
| ACCVIE  | Flash acc                                                                                                                              | cess violation int                | terrupt enable |       |   |   |      |       |
| Address | 7                                                                                                                                      | 6                                 | 5              | 4     | 3 | 2 | 1    | 0     |
| 01h     |                                                                                                                                        |                                   |                |       |   |   |      |       |

### Table 9. Interrupt Flag Register 1 and 2

| Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7 | 6 | 5 | 4      | 3      | 2      | 1     | 0      |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|--------|--------|--------|-------|--------|--|
| 02h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |   |   | NMIIFG | RSTIFG | PORIFG | OFIFG | WDTIFG |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |   |   | rw-0   | rw-(0) | rw-(1) | rw-1  | rw-(0) |  |
| WINDOWS OF THE STATE OF THE STA |   |   |   |        |        |        |       |        |  |

**WDTIFG** Set on watchdog timer overflow (in watchdog mode) or security key violation.

Reset on V<sub>CC</sub> power-on or a reset condition at the RST/NMI pin in reset mode.

**OFIFG** Flag set on oscillator fault.

**PORIFG** Power-On Reset interrupt flag. Set on V<sub>CC</sub> power-up.

**RSTIFG** External reset interrupt flag. Set on a reset condition at  $\overline{RST}$ /NMI pin in reset mode. Reset on  $V_{CC}$  power-up.

NMIIFG Set via RST/NMI pin

| Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| 03h     |   |   |   |   |   |   |   |   |



## **Memory Organization**

**Table 10. Memory Organization** 

|                                                       |                              | MSP430F200x               | MSP430F201x                                 |
|-------------------------------------------------------|------------------------------|---------------------------|---------------------------------------------|
| Memory<br>Main: interrupt vector<br>Main: code memory | Size<br>Flash<br>Flash       | 0FFFFh-0FFC0h             | 2KB Flash<br>0FFFFh-0FFC0h<br>0FFFFh-0F800h |
| Information memory                                    | Size<br>Flash                |                           | 256 Byte<br>010FFh - 01000h                 |
| RAM                                                   | Size                         | 128 Byte<br>027Fh - 0200h | 128 Byte<br>027Fh - 0200h                   |
| Peripherals                                           | 16-bit<br>8-bit<br>8-bit SFR |                           | 01FFh - 0100h<br>0FFh - 010h<br>0Fh - 00h   |

#### **Flash Memory**

The flash memory can be programmed via the Spy-Bi-Wire/JTAG port, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0 to n. Segments A to D are also called *information memory*.
- Segment A contains calibration data. After reset segment A is protected against programming and erasing. It
  can be unlocked but care should be taken not to erase this segment if the device-specific calibration data is
  required.



#### **Peripherals**

Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. For complete module descriptions, refer to the MSP430F2xx Family User's Guide.

#### **Oscillator and System Clock**

The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator and an internal digitally-controlled oscillator (DCO). The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced either from a 32768-Hz watch crystal or the internal LF oscillator.
- · Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.

Table 11. DCO Calibration Data (Provided From Factory in Flash Information Memory Segment A)

| DCO FREQUENCY | CALIBRATION REGISTER | SIZE | ADDRESS |
|---------------|----------------------|------|---------|
| 1 MHz         | CALBC1_1MHZ          | byte | 010FFh  |
| I IVIDZ       | CALDCO_1MHZ          | byte | 010FEh  |
| 8 MHz         | CALBC1_8MHZ          | byte | 010FDh  |
| O IVITZ       | CALDCO_8MHZ          | byte | 010FCh  |
| 12 MHz        | CALBC1_12MHZ         | byte | 010FBh  |
| 12 IVIDZ      | CALDCO_12MHZ         | byte | 010FAh  |
| 16 MHz        | CALBC1_16MHZ         | byte | 010F9h  |
| 10 MHZ        | CALDCO_16MHZ         | byte | 010F8h  |

#### **Brownout**

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off.

#### Digital I/O

There is one 8-bit I/O port implemented—port P1—and two bits of I/O port P2:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition is possible.
- Edge-selectable interrupt input capability for all the eight bits of port P1 and the two bits of port P2.
- Read and write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup or pulldown resistor.

#### Watchdog Timer (WDT+)

The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.



#### Timer\_A2

Timer\_A2 is a 16-bit timer/counter with two capture/compare registers. Timer\_A2 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 12. Timer\_A2 Signal Connections (MSP430F20x1)

| INPUT PIN | NUMBER   | DEVICE INPUT        | MODULE          | MODULE | MODULE           | OUTPUT P  | IN NUMBER |
|-----------|----------|---------------------|-----------------|--------|------------------|-----------|-----------|
| PW, N     | RSA      | SIGNAL              | INPUT NAME      | BLOCK  | OUTPUT<br>SIGNAL | PW, N     | RSA       |
| 2 - P1.0  | 1 - P1.0 | TACLK               | TACLK           |        |                  |           |           |
|           |          | ACLK                | ACLK            | Timor  |                  |           |           |
|           |          | SMCLK               | SMCLK           | Timer  | NA               |           |           |
| 2 - P1.0  | 1 - P1.0 | TACLK               | INCLK           |        |                  |           |           |
| 3 - P1.1  | 2 - P1.1 | TA0                 | CCI0A           |        | TAO              | 3 - P1.1  | 2 - P1.1  |
|           |          | ACLK (internal)     | CCI0B           | CCR0   |                  | 7 - P1.5  | 6 - P1.5  |
|           |          | V <sub>SS</sub>     | GND             | CCRU   | TAU              |           |           |
|           |          | V <sub>CC</sub>     | V <sub>CC</sub> |        |                  |           |           |
| 4 - P1.2  | 3 - P1.2 | TA1                 | CCI1A           |        |                  | 4 - P1.2  | 3 - P1.2  |
|           |          | CAOUT<br>(internal) | CCI1B           | CCR1   | TA1              | 8 - P1.6  | 7 - P1.6  |
|           |          | V <sub>SS</sub>     | GND             |        |                  | 13 - P2.6 | 12 - P2.6 |
|           |          | V <sub>CC</sub>     | V <sub>CC</sub> |        |                  |           |           |

Table 13. Timer\_A2 Signal Connections (MSP430F20x2, MSP430F20x3)

| INPUT PIN | N NUMBER | DEVICE INPUT    | MODULE          | MODULE | MODULE           | OUTPUT PI | N NUMBER  |
|-----------|----------|-----------------|-----------------|--------|------------------|-----------|-----------|
| PW, N     | RSA      | SIGNAL          | INPUT NAME      | BLOCK  | OUTPUT<br>SIGNAL | PW, N     | RSA       |
| 2 - P1.0  | 1 - P1.0 | TACLK           | TACLK           | Timer  | NA               |           |           |
|           |          | ACLK            | ACLK            |        |                  |           |           |
|           |          | SMCLK           | SMCLK           |        |                  |           |           |
| 2 - P1.0  | 1 - P1.0 | TACLK           | INCLK           |        |                  |           |           |
| 3 - P1.1  | 2 - P1.1 | TA0             | CCI0A           | CCR0   | TA0              | 3 - P1.1  | 2 - P1.1  |
| 7 - P1.5  | 6 - P1.5 | ACLK (internal) | CCI0B           |        |                  | 7 - P1.5  | 6 - P1.5  |
|           |          | V <sub>SS</sub> | GND             |        |                  |           |           |
|           |          | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |           |           |
| 4 - P1.2  | 3 - P1.2 | TA1             | CCI1A           | CCR1   | TA1              | 4 - P1.2  | 3 - P1.2  |
| 8 - P1.6  | 7 - P1.6 | TA1             | CCI1B           |        |                  | 8 - P1.6  | 7 - P1.6  |
|           |          | V <sub>SS</sub> | GND             |        |                  | 13 - P2.6 | 12 - P2.6 |
| -         |          | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |           |           |



TEXAS INSTRUMENTS

www.ti.com

#### Comparator A+ (MSP430F20x1)

The primary function of the comparator\_A+ module is to support precision slope analog-to-digital conversions, battery-voltage supervision, and monitoring of external analog signals.

#### USI (MSP430F20x2 and MSP430F20x3)

The universal serial interface (USI) module is used for serial data communication and provides the basic hardware for synchronous communication protocols like SPI and I2C.

#### ADC10 (MSP430F20x2)

The ADC10 module supports fast, 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator and data transfer controller, or DTC, for automatic conversion result handling, allowing ADC samples to be converted and stored without any CPU intervention.

#### SD16 A (MSP430F20x3)

The SD16\_A module supports 16-bit analog-to-digital conversions. The module implements a 16-bit sigma-delta core and reference generator. In addition to external analog inputs, internal  $V_{CC}$  sense and temperature sensors are also available.



## **Peripheral File Map**

## **Table 14. Peripherals With Word Access**

| ADC10<br>(MSP430F20x2)  | ADC control 0 ADC control 1 ADC memory ADC data transfer start address                                                                                      | ADC10CTL0<br>ADC10CTL1<br>ADC10MEM<br>ADC10SA | 01B0h<br>01B2h<br>01B4h<br>01BCh                            |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------|
| SD16_A<br>(MSP430F20x3) | General Control Channel 0 Control Interrupt vector word register Channel 0 conversion memory                                                                | SD16CTL<br>SD16CCTL0<br>SD16IV<br>SD16MEM0    | 0100h<br>0102h<br>0110h<br>0112h                            |
| Timer_A                 | Capture/compare register Capture/compare register Timer_A register Capture/compare control Capture/compare control Timer_A control Timer_A interrupt vector | TACCR1 TACCR0 TAR TACCTL1 TACCTL0 TACTL TAIV  | 0174h<br>0172h<br>0170h<br>0164h<br>0162h<br>0160h<br>012Eh |
| Flash Memory            | Flash control 3<br>Flash control 2<br>Flash control 1                                                                                                       | FCTL3<br>FCTL2<br>FCTL1                       | 012Ch<br>012Ah<br>0128h                                     |
| Watchdog Timer+         | Watchdog/timer control                                                                                                                                      | WDTCTL                                        | 0120h                                                       |

# **Table 15. Peripherals With Byte Access**

| ADC10<br>(MSP430F20x2)               | Analog enable ADC data transfer control register 1 ADC data transfer control register 0                                                                                | ADC10AE<br>ADC10DTC1<br>ADC10DTC0                 | 04Ah<br>049h<br>048h                                         |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------|
| <b>SD16_A</b> (MSP430F20x3)          | Channel 0 Input Control<br>Analog Enable                                                                                                                               | SD16INCTL0<br>SD16AE                              | 0B0h<br>0B7h                                                 |
| USI<br>(MSP430F20x2 and MSP430F20x3) | USI control 0 USI control 1 USI clock control USI bit counter USI shift register                                                                                       | USICTL0<br>USICTL1<br>USICKCTL<br>USICNT<br>USISR | 078h<br>079h<br>07Ah<br>07Bh<br>07Ch                         |
| Comparator_A+<br>(MSP430F20x1)       | Comparator_A+ port disable<br>Comparator_A+ control 2<br>Comparator_A+ control 1                                                                                       | CAPD<br>CACTL2<br>CACTL1                          | 05Bh<br>05Ah<br>059h                                         |
| Basic Clock System+                  | Basic clock system control 3 Basic clock system control 2 Basic clock system control 1 DCO clock frequency control                                                     | BCSCTL3<br>BCSCTL2<br>BCSCTL1<br>DCOCTL           | 053h<br>058h<br>057h<br>056h                                 |
| Port P2                              | Port P2 resistor enable Port P2 selection Port P2 interrupt enable Port P2 interrupt edge select Port P2 interrupt flag Port P2 direction Port P2 output Port P2 input | P2REN P2SEL P2IE P2IES P2IFG P2DIR P2OUT P2IN     | 02Fh<br>02Eh<br>02Dh<br>02Ch<br>02Bh<br>02Ah<br>029h<br>028h |
| Port P1                              | Port P1 resistor enable Port P1 selection Port P1 interrupt enable Port P1 interrupt edge select Port P1 interrupt flag Port P1 direction Port P1 output Port P1 input | P1REN P1SEL P1IE P1IES P1IFG P1DIR P1OUT P1IN     | 027h<br>026h<br>025h<br>024h<br>023h<br>022h<br>021h<br>020h |
| Special Function                     | SFR interrupt flag 2<br>SFR interrupt flag 1<br>SFR interrupt enable 2<br>SFR interrupt enable 1                                                                       | IFG2<br>IFG1<br>IE2<br>IE1                        | 003h<br>002h<br>001h<br>000h                                 |



## Absolute Maximum Ratings(1)

|       | Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> |                     | -0.3 V to 4.1 V            |
|-------|-------------------------------------------------------|---------------------|----------------------------|
|       | Voltage applied to any pin (2)                        |                     | -0.3 V to $V_{CC}$ + 0.3 V |
|       | Diode current at any device terminal                  |                     | ±2 mA                      |
| _     | Ctorono torono antico (3)                             | Unprogrammed device | -55°C to 150°C             |
| I stg | Storage temperature (3)                               | Programmed device   | -55°C to 150°C             |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.
- (3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

#### **Recommended Operating Conditions**

Typical values are specified at  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C (unless otherwise noted)

|                  |                                                                                                                    |                                                    | MIN | NOM | MAX | UNIT |
|------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|-----|------|
| .,               | Committee                                                                                                          | During program execution                           | 1.8 |     | 3.6 |      |
| vcc              | V <sub>CC</sub> Supply voltage  V <sub>SS</sub> Supply voltage  T <sub>A</sub> Operating free-air temperature    I | During flash program/erase                         | 2.2 |     | 3.6 | V    |
| V <sub>SS</sub>  | Supply voltage                                                                                                     |                                                    |     | 0   |     | V    |
| T <sub>A</sub> O | Operating free-air temperature                                                                                     | I version                                          | -40 |     | 85  | °C   |
|                  |                                                                                                                    | T version                                          | -40 |     | 105 | C    |
|                  |                                                                                                                    | V <sub>CC</sub> = 1.8 V,<br>Duty cycle = 50% ± 10% | dc  |     | 6   |      |
|                  | Processor frequency (maximum MCLK frequency) (1) (2)                                                               | V <sub>CC</sub> = 2.7 V,<br>Duty cycle = 50% ± 10% | dc  |     | 12  | MHz  |
|                  |                                                                                                                    | V <sub>CC</sub> ≥ 3.3 V,<br>Duty cycle = 50% ± 10% | dc  |     | 16  |      |

- (1) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency.
- (2) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.



Note: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.

Figure 1. Safe Operating Area



#### **Electrical Characteristics**

# Active Mode Supply Current Into $V_{\text{CC}}$ Excluding External Current

|                      | PARAMETER                           | TEST CONDITIONS                                                                                                                                                                                                                                         | T <sub>A</sub> | V <sub>CC</sub> | MIN TYP | MAX        | UNIT |
|----------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|---------|------------|------|
| I <sub>AM,1MHz</sub> | Active mode (AM)<br>current (1 MHz) | $\begin{split} f_{DCO} &= f_{MCLK} = f_{SMCLK} = 1 \text{ MHz}, \\ f_{ACLK} &= 32768 \text{ Hz}, \\ Program executes in flash, \\ BCSCTL1 &= CALBC1\_1MHZ, \\ DCOCTL &= CALDCO\_1MHZ, \\ CPUOFF &= 0, SCG0 &= 0, \\ SCG1 &= 0, OSCOFF &= 0 \end{split}$ |                | 2.2 V<br>3 V    | 300     | 270<br>370 | μA   |
|                      |                                     | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                                                                                                                                                                       |                | 2.2 V           | 190     |            |      |
| I <sub>AM,1MHz</sub> | Active mode (AM)<br>current (1 MHz) | f <sub>ACLK</sub> = 32768 Hz,<br>Program executes in RAM,<br>BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 0, SCG0 = 0,<br>SCG1 = 0, OSCOFF = 0                                                                                           |                | 3 V             | 260     |            | μA   |
|                      |                                     | $f_{MCLK} = f_{SMCLK} = f_{ACLK} = 32768 \text{ Hz/8}$                                                                                                                                                                                                  | -40°C to 85°C  | 2.2 V           | 1.2     | 3          |      |
|                      |                                     | = 4096 Hz,<br>f <sub>DCO</sub> = 0 Hz,                                                                                                                                                                                                                  | 105°C          | 2.2 V           |         | 6          | μA   |
| 1                    | Active mode (AM)                    | Program executes in flash,                                                                                                                                                                                                                              | -40°C to 85°C  | 3 V             | 1.6     | 4          |      |
| I <sub>AM,4kHz</sub> | current (4 kHz)                     | SELMx = 11, SELS = 1,<br>DIVMx = DIVSx = DIVAx = 11,<br>CPUOFF = 0, SCG0 = 1,<br>SCG1 = 0, OSCOFF = 0                                                                                                                                                   | 105°C          | 3 V             |         | 7          | μπ   |
|                      |                                     | $f_{MCLK} = f_{SMCLK} = f_{DCO(0, 0)} \approx 100 \text{ kHz},$                                                                                                                                                                                         | -40°C to 85°C  | 2.2 V           | 37      | 50         |      |
|                      | Active mode (AM)                    | f <sub>ACLK</sub> = 0 Hz,<br>Program executes in flash,                                                                                                                                                                                                 | 105°C          | 2.2 V           |         | 60         | •    |
| $I_{AM,100kHz}$      | current (100 kHz)                   | RSELx = $0$ , DCOx = $0$ ,                                                                                                                                                                                                                              | -40°C to 85°C  | 3 V             | 40      | 55         | μΑ   |
|                      |                                     | CPUOFF = 0, SCG0 = 0,<br>SCG1 = 0, OSCOFF = 1                                                                                                                                                                                                           | 105°C          | 3 V             |         | 65         | •    |

 <sup>(1)</sup> All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.
 (2) The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF.



# Typical Characteristics - Active Mode Supply Current (Into V<sub>cc</sub>)

## **ACTIVE MODE CURRENT** vs $V_{CC}$ $(T_A = 25^{\circ}C)$ 5.0 f<sub>DCO</sub> = 16 MHz 4.0 Active Mode Current - mA 3.0 $f_{DCO} = 12 \text{ MHz}$ 2.0 f<sub>DCO</sub> = 8 MHz 1.0 $f_{DCO} = 1 MHz$ 0.0 1.5 2.0 2.5 3.0 3.5 4.0 V<sub>CC</sub> - Supply Voltage - V



Figure 2.



# Low-Power Mode Supply Currents (Into V<sub>cc</sub>) Excluding External Current

| P                                       | ARAMETER                                       | TEST CONDITIONS                                                                                                                                                                                                                                             | T <sub>A</sub> | V <sub>cc</sub> | MIN TY | MAX   | UNIT |
|-----------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|--------|-------|------|
|                                         |                                                | f <sub>MCLK</sub> = 0 MHz,                                                                                                                                                                                                                                  |                | 2.2 V           | 6      | 5 80  |      |
| I <sub>LPM0,1MHz</sub>                  | Low-power mode 0 (LPM0) current <sup>(3)</sup> | $\begin{array}{l} f_{SMCLK} = f_{DCO} = 1 \text{ MHz,} \\ f_{ACLK} = 32,768 \text{ Hz,} \\ BCSCTL1 = CALBC1\_1MHZ, \\ DCOCTL = CALDCO\_1MHZ, \\ CPUOFF = 1, SCG0 = 0, \\ SCG1 = 0, OSCOFF = 0 \end{array}$                                                  |                | 3 V             | 8      | 5 100 | μΑ   |
|                                         |                                                | f <sub>MCLK</sub> = 0 MHz,                                                                                                                                                                                                                                  |                | 2.2 V           | 3      | 7 48  |      |
| I <sub>LPM0,100kHz</sub>                | Low-power mode 0 (LPM0) current <sup>(3)</sup> | $\begin{split} &f_{\text{SMCLK}} = f_{\text{DCO}(0,\ 0)} \approx 100\ \text{kHz}, \\ &f_{\text{ACLK}} = 0\ \text{Hz}, \\ &\text{RSELx} = 0,\ \text{DCOx} = 0, \\ &\text{CPUOFF} = 1,\ \text{SCG0} = 0, \\ &\text{SCG1} = 0,\ \text{OSCOFF} = 1 \end{split}$ |                | 3 V             | 4      | 1 52  | μΑ   |
|                                         |                                                | $f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, f_{DCO} = 1$                                                                                                                                                                                                         | -40°C to 85°C  | 2.2 V           | 2      | 2 29  |      |
|                                         |                                                | MHz, $f_{ACLK} = 32,768 \text{ Hz},$                                                                                                                                                                                                                        | 105°C          | Z.Z V           |        | 31    |      |
| I <sub>LPM2</sub>                       | Low-power mode 2 (LPM2) current <sup>(4)</sup> | BCSCTL1 = CALBC1_1MHZ,                                                                                                                                                                                                                                      | -40°C to 85°C  |                 | 2      | 5 32  | μΑ   |
| ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | (El MZ) barront                                | DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 1, SCG0 = 0,<br>SCG1 = 1, OSCOFF = 0                                                                                                                                                                                      | 105°C          | 3 V             |        | 34    |      |
|                                         |                                                |                                                                                                                                                                                                                                                             | -40°C          |                 | 0.     | 7 1.2 |      |
|                                         |                                                |                                                                                                                                                                                                                                                             | 25°C           | 2.2 V           | 0.     | 7 1   | μΑ   |
|                                         |                                                | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{ACLK} = 32,768 \text{ Hz},$                                                                                                                                                                        | 85°C           | Z.Z V           | 1.4    | 4 2.3 |      |
|                                         | Low-power mode 3                               |                                                                                                                                                                                                                                                             | 105°C          |                 | ;      | 3 6   |      |
| I <sub>LPM3,LFXT1</sub>                 | (LPM3) current <sup>(3)</sup>                  | CPUOFF = 1, SCG0 = 1,<br>SCG1 = 1, OSCOFF = 0                                                                                                                                                                                                               | -40°C          | 3 V             | 0.5    | 9 1.2 |      |
|                                         |                                                | SCG1 = 1, OSCOFF = 0                                                                                                                                                                                                                                        | 25°C           |                 | 0.     | 9 1.2 |      |
|                                         |                                                |                                                                                                                                                                                                                                                             | 85°C           | 3 V             | 1.     | 5 2.8 |      |
|                                         |                                                |                                                                                                                                                                                                                                                             | 105°C          |                 | ;      | 3 7   |      |
|                                         |                                                |                                                                                                                                                                                                                                                             | -40°C          |                 | 0      | 4 0.7 |      |
|                                         |                                                |                                                                                                                                                                                                                                                             | 25°C           | 221/            | 0.     | 5 0.7 |      |
|                                         |                                                | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                                                                                                                           | 85°C           | 2.2 V           |        | 1 1.6 |      |
|                                         | Low-power mode 3                               | f <sub>ACLK</sub> from internal LF oscillator                                                                                                                                                                                                               | 105°C          |                 | :      | 2 5   |      |
| I <sub>LPM3,VLO</sub>                   | (LPM3) current <sup>(4)</sup>                  | (VLO),<br>CPUOFF = 1, SCG0 = 1,                                                                                                                                                                                                                             | -40°C          |                 | 0.     | 5 0.9 | μA   |
|                                         |                                                | SCG1 = 1, OSCOFF = 0                                                                                                                                                                                                                                        | 25°C           | 2.//            | 0.     | 6 0.9 |      |
|                                         |                                                |                                                                                                                                                                                                                                                             | 85°C           | 3 V             | 1.3    | 3 1.8 |      |
|                                         |                                                |                                                                                                                                                                                                                                                             | 105°C          | 1               | 2.     | 5 6   |      |
|                                         |                                                | f _f _f OMUL                                                                                                                                                                                                                                                | -40°C          |                 | 0.     | 1 0.5 |      |
|                                         | Low-power mode 4                               | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{ACLK} = 0 \text{ Hz},$                                                                                                                                                                             | 25°C           | 001/01/         | 0.     | 1 0.5 |      |
| I <sub>LPM4</sub>                       | (LPM4) current <sup>(5)</sup>                  | CPUOFF = 1, SCG0 = 1,<br>SCG1 = 1, OSCOFF = 1                                                                                                                                                                                                               | 85°C           | 2.2 V, 3 V      | 0.     | 3 1.5 | μA   |
|                                         |                                                |                                                                                                                                                                                                                                                             | 105°C          | 1               |        | 2 4   | 1    |

All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. Current for brownout and WDT clocked by SMCLK included. Current for brownout and WDT clocked by ACLK included.

Current for brownout included.



# Schmitt-Trigger Inputs (Ports P1 and P2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                                       | TEST CONDITIONS                                                                                    | V <sub>cc</sub> | MIN                  | TYP | MAX                  | UNIT |
|---------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|------|
|                     |                                                                 |                                                                                                    |                 | 0.45 V <sub>CC</sub> |     | 0.75 V <sub>CC</sub> |      |
| $V_{\text{IT+}}$    | Positive-going input threshold voltage                          |                                                                                                    | 2.2 V           | 1.00                 |     | 1.65                 | V    |
| V <sub>IT</sub> . N |                                                                 |                                                                                                    | 3 V             | 1.35                 |     | 2.25                 |      |
| V <sub>IT-</sub>    |                                                                 |                                                                                                    |                 | 0.25 V <sub>CC</sub> |     | 0.55 V <sub>CC</sub> |      |
|                     | Negative-going input threshold voltage                          |                                                                                                    | 2.2 V           | 0.55                 |     | 1.20                 | V    |
|                     |                                                                 |                                                                                                    | 3 V             | 0.75                 |     | 1.65                 |      |
| \/                  | Input valtage byotomoje (V                                      |                                                                                                    | 2.2 V           | 0.2                  |     | 1.0                  | V    |
| V <sub>hys</sub>    | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                                                    | 3 V             | 0.3                  |     | 1.0                  | V    |
| R <sub>Pull</sub>   | Pullup/pulldown resistor                                        | For pullup: V <sub>IN</sub> = V <sub>SS</sub> ,<br>For pulldown: V <sub>IN</sub> = V <sub>CC</sub> |                 | 20                   | 35  | 50                   | kΩ   |
| C <sub>I</sub>      | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                      |                 |                      | 5   |                      | pF   |

## Inputs (Ports P1 and P2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAME                           | TER          | TEST CONDITIONS                                                                              | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|----------------------------------|--------------|----------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>(int)</sub> External inte | rrupt timing | Port P1, P2: P1.x to P2.x, External trigger pulse width to set interrupt flag <sup>(1)</sup> | 2.2 V, 3 V      | 20  |     |     | ns   |

<sup>(1)</sup> An external signal sets the interrupt flag every time the minimum interrupt pulse width t<sub>(int)</sub> is met. It may be set even with trigger signals shorter than t<sub>(int)</sub>.

## Leakage Current (Ports P1 and P2)

|                        | PARAMETER                      | TEST CONDITIONS | V <sub>cc</sub> | MIN MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|---------|------|
| I <sub>lkg(Px.y)</sub> | High-impedance leakage current | (1) (2)         | 2.2 V, 3 V      | ±50     | nA   |

<sup>(1)</sup> The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pins, unless otherwise noted.

<sup>(2)</sup> The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup or pulldown resistor is disabled.



## **Outputs (Ports P1 and P2)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                            | PARAMETER                           | TEST CONDITIONS                       | V <sub>cc</sub>       | MIN                    | TYP MAX         | UNIT |
|--------------------------------------------|-------------------------------------|---------------------------------------|-----------------------|------------------------|-----------------|------|
|                                            |                                     | $I_{(OHmax)} = -1.5 \text{ mA}^{(1)}$ | 2.2 V                 | V <sub>CC</sub> - 0.25 | $V_{CC}$        |      |
| V <sub>OH</sub> Right-level output voltage | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$ | 2.2 V                                 | V <sub>CC</sub> - 0.6 | $V_{CC}$               | V               |      |
|                                            | nigii-ievei output voitage          | $I_{(OHmax)} = -1.5 \text{ mA}^{(1)}$ | 3 V                   | V <sub>CC</sub> - 0.25 | $V_{CC}$        | V    |
|                                            |                                     | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$   | 3 V                   | V <sub>CC</sub> - 0.6  | $V_{CC}$        |      |
|                                            |                                     | $I_{(OLmax)} = 1.5 \text{ mA}^{(1)}$  | 2.2 V                 | V <sub>SS</sub>        | $V_{SS} + 0.25$ |      |
| V                                          | Low-level output voltage            | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$    | 2.2 V                 | V <sub>SS</sub>        | $V_{SS} + 0.6$  | V    |
| V <sub>OL</sub>                            | , ŭ                                 | $I_{(OLmax)} = 1.5 \text{ mA}^{(1)}$  | 3 V                   | V <sub>SS</sub>        | $V_{SS} + 0.25$ | V    |
|                                            |                                     | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$    | 3 V                   | V <sub>SS</sub>        | $V_{SS} + 0.6$  |      |

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±12 mA to hold the maximum voltage drop specified.

## **Output Frequency (Ports P1 and P2)**

|                        | PARAMETER                | TEST CONDITIONS                                                         | V <sub>CC</sub> | MIN | TYP | MAX | UNIT   |
|------------------------|--------------------------|-------------------------------------------------------------------------|-----------------|-----|-----|-----|--------|
| £                      | Port output frequency    | D4 4/SMCLIX C 20 pF B 4 kO(1) (2)                                       | 2.2 V           |     |     | 10  | NAL I- |
| T <sub>Px.y</sub>      | (with load)              | P1.4/SMCLK, $C_L = 20 \text{ pF}$ , $R_L = 1 \text{ k}\Omega^{(1)}$ (2) | 3 V             |     |     | 12  | MHz    |
| 4                      | Clock output from one    | P2.0/ACLK, P1.4/SMCLK, C <sub>1</sub> = 20 pF <sup>(2)</sup>            | 2.2 V           |     |     | 12  | NAL I- |
| T <sub>Port°</sub> CLK | K Clock output frequency | P2.0/ACER, P1.4/SWICER, C <sub>L</sub> = 20 pF · /                      | 3 V             |     |     | 16  | MHz    |

<sup>(1)</sup> A resistive divider with  $2 \times 0.5 \text{ k}\Omega$  between  $V_{CC}$  and  $V_{SS}$  is used as load. The output is connected to the center tap of the divider. (2) The output voltage reaches at least 10% and 90%  $V_{CC}$  at the specified toggle frequency.

The maximum total current, I<sub>(OLmax)</sub>, and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.



## **Typical Characteristics - Outputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)





# HIGH-LEVEL OUTPUT CURRENT VS



Figure 6.

HIGH-LEVEL OUTPUT CURRENT HIGH-LEVEL OUTPUT VOLTAGE 0.0  $V_{CC} = 3 V$ OH- Typical High-Level Output Current - mA P1.7 -10.0 -20.0 -30.0 T<sub>A</sub> = 85°C -40.0  $T_A = 25^{\circ}C$ -50.0 0.0 0.5 1.5 2.0 3.0 3.5 V<sub>OH</sub> - High-Level Output Voltage - V

Figure 7.



# POR and Brownout Reset (BOR)(1)(2)

|                         | PARAMETER                                                       | TEST CONDITIONS              | V <sub>cc</sub> | MIN | TYP                                  | MAX  | UNIT |
|-------------------------|-----------------------------------------------------------------|------------------------------|-----------------|-----|--------------------------------------|------|------|
| V <sub>CC(start)</sub>  | See Figure 8                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     | 0.7 <b>x</b><br>V <sub>(B_IT-)</sub> |      | ٧    |
| $V_{(B\_IT-)}$          | See Figure 8 through Figure 10                                  | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     |                                      | 1.71 | ٧    |
| V <sub>hys(B_IT-)</sub> | See Figure 8                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s |                 | 70  | 130                                  | 210  | mV   |
| t <sub>d(BOR)</sub>     | See Figure 8                                                    |                              |                 |     |                                      | 2000 | μs   |
| t <sub>(reset)</sub>    | Pulse duration needed at RST/NMI pin to accept reset internally |                              | 2.2 V,<br>3 V   | 2   |                                      |      | μs   |

- (1) The current consumption of the brownout module is already included in the  $I_{CC}$  current consumption data. The voltage level  $V_{(B\_IT-)} + V_{hys(B\_IT-)}$  is  $\leq 1.8 \text{ V}$ .
- (2) During power up, the CPU begins code execution following a period of t<sub>d(BOR)</sub> after V<sub>CC</sub> = V<sub>(B\_IT-)</sub> + V<sub>hys(B\_IT-)</sub>. The default DCO settings must not be changed until V<sub>CC</sub> ≥ V<sub>CC(min)</sub>, where V<sub>CC(min)</sub> is the minimum supply voltage for the desired operating frequency.



Figure 8. POR/Brownout Reset (BOR) vs Supply Voltage



# Typical Characteristics - POR/Brownout Reset (BOR)



Figure 9. V<sub>CC(drop)</sub> Level With a Square Voltage Drop to Generate a POR/Brownout Signal



Figure 10. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal



#### **Main DCO Characteristics**

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to:

$$f_{average} = \frac{32 \times f_{DCO(RSEL,DCO)} \times f_{DCO(RSEL,DCO+1)}}{MOD \times f_{DCO(RSEL,DCO)} + (32 - MOD) \times f_{DCO(RSEL,DCO+1)}}$$

## **DCO Frequency**

|                        | PARAMETER                                    | TEST CONDITIONS                                    | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT  |
|------------------------|----------------------------------------------|----------------------------------------------------|-----------------|------|------|------|-------|
|                        |                                              | RSELx < 14                                         |                 | 1.8  |      | 3.6  |       |
| $V_{CC}$               | Supply voltage                               | RSELx = 14                                         |                 | 2.2  |      | 3.6  | V     |
|                        |                                              | RSELx = 15                                         |                 | 3.0  |      | 3.6  | ı     |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                         | RSELx = 0, $DCOx = 0$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.06 |      | 0.14 | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                         | RSELx = 0, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.07 |      | 0.17 | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                         | RSELx = 1, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.10 |      | 0.20 | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                         | RSELx = 2, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.14 |      | 0.28 | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                         | RSELx = 3, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.20 |      | 0.40 | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                         | RSELx = 4, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.28 |      | 0.54 | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                         | RSELx = 5, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.39 |      | 0.77 | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                         | RSELx = 6, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.54 |      | 1.06 | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                         | RSELx = 7, DCOx = 3, MODx = 0                      | 2.2 V, 3 V      | 0.80 |      | 1.50 | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                         | RSELx = 8, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 1.10 |      | 2.10 | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                         | RSELx = 9, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 1.60 |      | 3.00 | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                        | RSELx = 10, DCOx = 3, MODx = 0                     | 2.2 V, 3 V      | 2.50 |      | 4.30 | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                        | RSELx = 11, DCOx = 3, MODx = 0                     | 2.2 V, 3 V      | 3.00 |      | 5.50 | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                        | RSELx = 12, DCOx = 3, MODx = 0                     | 2.2 V, 3 V      | 4.30 |      | 7.30 | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                        | RSELx = 13, DCOx = 3, MODx = 0                     | 2.2 V, 3 V      | 6.00 |      | 9.60 | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                        | RSELx = 14, DCOx = 3, MODx = 0                     | 2.2 V, 3 V      | 8.60 |      | 13.9 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                        | RSELx = 15, DCOx = 3, MODx = 0                     | 3 V             | 12.0 |      | 18.5 | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                        | RSELx = 15, DCOx = 7, MODx = 0                     | 3 V             | 16.0 |      | 26.0 | MHz   |
| S <sub>RSEL</sub>      | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$ | 2.2 V, 3 V      |      |      | 1.55 | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1     | $S_{DCO} = f_{DCO(RSEL,DCO+1)}/f_{DCO(RSEL,DCO)}$  | 2.2 V, 3 V      | 1.05 | 1.08 | 1.12 |       |
|                        | Duty cycle                                   | Measured at P1.4/SMCLK                             | 2.2 V, 3 V      | 40   | 50   | 60   | %     |



## **Calibrated DCO Frequencies - Tolerance at Calibration**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                          | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>CC</sub> | MIN   | TYP  | MAX   | UNIT |
|-------------------------|------------------------------------|------------------------------------------------------------------------|----------------|-----------------|-------|------|-------|------|
|                         | Frequency tolerance at calibration |                                                                        | 25°C           | 3 V             | -1    | ±0.2 | +1    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value            | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C           | 3 V             | 0.990 | 1    | 1.010 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value            | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C           | 3 V             | 7.920 | 8    | 8.080 | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value           | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C           | 3 V             | 11.88 | 12   | 12.12 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value           | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C           | 3 V             | 15.84 | 16   | 16.16 | MHz  |

## Calibrated DCO Frequencies - Tolerance Over Temperature 0°C to 85°C

|                         | PARAMETER                         | TEST CONDITIONS                             | T <sub>A</sub> | $v_{cc}$ | MIN   | TYP  | MAX   | UNIT |
|-------------------------|-----------------------------------|---------------------------------------------|----------------|----------|-------|------|-------|------|
|                         | 1-MHz tolerance over temperature  |                                             | 0°C to 85°C    | 3 V      | -2.5  | ±0.5 | +2.5  | %    |
|                         | 8-MHz tolerance over temperature  |                                             | 0°C to 85°C    | 3 V      | -2.5  | ±1.0 | +2.5  | %    |
|                         | 12-MHz tolerance over temperature |                                             | 0°C to 85°C    | 3 V      | -2.5  | ±1.0 | +2.5  | %    |
|                         | 16-MHz tolerance over temperature |                                             | 0°C to 85°C    | 3 V      | -3    | ±2.0 | +3    | %    |
|                         |                                   | BCSCTL1 = CALBC1_1MHZ,                      |                | 2.2 V    | 0.97  | 1    | 1.03  |      |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value           | DCOCTL = CALDCO_1MHZ,                       | VIHZ,          | 3 V      | 0.975 | 1    | 1.025 | MHz  |
|                         |                                   | Gating time: 5 ms                           |                | 1.03     |       |      |       |      |
|                         |                                   | BCSCTL1 = CALBC1_8MHZ,                      |                | 2.2 V    | 7.76  | 8    | 8.4   |      |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value           | DCOCTL = CALDCO_8MHZ,                       | 0°C to 85°C    | 3 V      | 7.8   | 8    | 8.2   | MHz  |
|                         |                                   | Gating time: 5 ms                           |                | 3.6 V    | 7.6   | 8    | 8.24  |      |
|                         |                                   | BCSCTL1 = CALBC1 12MHZ,                     |                | 2.2 V    | 11.7  | 12   | 12.3  |      |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value          | DCOCTL = CALDCO_12MHZ,                      | 0°C to 85°C    | 3 V      | 11.7  | 12   | 12.3  | MHz  |
|                         |                                   | Gating time: 5 ms                           |                | 3.6 V    | 11.7  | 12   | 12.3  |      |
|                         |                                   | BCSCTL1 = CALBC1_16MHZ,                     | _              | 3 V      | 15.52 | 16   | 16.48 |      |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value          | DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 0°C to 85°C    | 3.6 V    | 15    | 16   | 16.48 | MHz  |



# Calibrated DCO Frequencies - Tolerance Over Supply Voltage $V_{\text{CC}}$

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                             | TEST CONDITIONS                                                        | TA   | V <sub>cc</sub> | MIN   | TYP | MAX   | UNIT |
|-------------------------|---------------------------------------|------------------------------------------------------------------------|------|-----------------|-------|-----|-------|------|
|                         | 1-MHz tolerance over V <sub>CC</sub>  |                                                                        | 25°C | 1.8 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 8-MHz tolerance over V <sub>CC</sub>  |                                                                        | 25°C | 1.8 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 12-MHz tolerance over V <sub>CC</sub> |                                                                        | 25°C | 2.2 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 16-MHz tolerance over V <sub>CC</sub> |                                                                        | 25°C | 3 V to 3.6 V    | -6    | ±2  | +3    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value               | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C | 1.8 V to 3.6 V  | 0.97  | 1   | 1.03  | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value               | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C | 1.8 V to 3.6 V  | 7.76  | 8   | 8.24  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value              | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C | 2.2 V to 3.6 V  | 11.64 | 12  | 12.36 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value              | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C | 3 V to 3.6 V    | 15    | 16  | 16.48 | MHz  |

# **Calibrated DCO Frequencies - Overall Tolerance**

| PAF                     | RAMETER                     | TEST CONDITIONS                                                        | T <sub>A</sub>                        | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT |
|-------------------------|-----------------------------|------------------------------------------------------------------------|---------------------------------------|-----------------|------|-----|------|------|
|                         | 1-MHz tolerance overall     |                                                                        | I: -40°C to 85°C<br>T: -40°C to 105°C | 1.8 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 8-MHz tolerance overall     |                                                                        | I: -40°C to 85°C<br>T: -40°C to 105°C | 1.8 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 12-MHz<br>tolerance overall |                                                                        | I: -40°C to 85°C<br>T: -40°C to 105°C | 2.2 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 16-MHz<br>tolerance overall |                                                                        | I: -40°C to 85°C<br>T: -40°C to 105°C | 3 V to 3.6 V    | -6   | ±3  | +6   | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz<br>calibration value  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | I: -40°C to 85°C<br>T: -40°C to 105°C | 1.8 V to 3.6 V  | 0.95 | 1   | 1.05 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz<br>calibration value  | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | I: -40°C to 85°C<br>T: -40°C to 105°C | 1.8 V to 3.6 V  | 7.6  | 8   | 8.4  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz<br>calibration value | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | I: -40°C to 85°C<br>T: -40°C to 105°C | 2.2 V to 3.6 V  | 11.4 | 12  | 12.6 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz<br>calibration value | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | I: -40°C to 85°C<br>T: -40°C to 105°C | 3 V to 3.6 V    | 15   | 16  | 17   | MHz  |



# Typical Characteristics - Calibrated 1-MHz DCO Frequency







## Wake-Up From Lower-Power Modes (LPM3, LPM4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                               | TEST CONDITIONS                                  | V <sub>cc</sub> | MIN TYP N                                            | ΙΑΧ | UNIT |
|-------------------------|---------------------------------------------------------|--------------------------------------------------|-----------------|------------------------------------------------------|-----|------|
|                         |                                                         | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ   |                 |                                                      | 2   |      |
|                         | DCO clock wake-up time from LPM3 or LPM4 <sup>(1)</sup> | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ   | 2.2 V, 3 V      |                                                      | 1.5 |      |
| t <sub>DCO,LPM3/4</sub> | from LPM3 or LPM4 <sup>(1)</sup>                        | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ |                 |                                                      | 1   | μs   |
|                         |                                                         | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ | 3 V             |                                                      | 1   |      |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3 or LPM4 <sup>(2)</sup>       |                                                  |                 | 1 / f <sub>MCLK</sub> +<br>t <sub>Clock,LPM3/4</sub> |     |      |

<sup>(1)</sup> The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

## Typical Characteristics - DCO Clock Wake-Up Time From LPM3 or LPM4





Figure 13.

<sup>(2)</sup> Parameter applicable only if DCOCLK is used for MCLK.

# TEXAS INSTRUMENTS

## Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                         | TEST CONDITIONS                                                            | V <sub>cc</sub> | MIN   | TYP   | MAX   | UNIT |
|-----------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-------|-------|-------|------|
| f <sub>LFXT1,LF</sub>       | LFXT1 oscillator crystal frequency, LF mode 0, 1                  | XTS = 0, LFXT1Sx = 0 or 1                                                  | 1.8 V to 3.6 V  |       | 32768 |       | Hz   |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level square wave input frequency, LF mode | XTS = 0, LFXT1Sx = 3                                                       | 1.8 V to 3.6 V  | 10000 | 32768 | 50000 | Hz   |
| 04                          | Oscillation allowance for                                         | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 6$ pF  |                 |       | 500   |       | kΩ   |
| OA <sub>LF</sub>            | LF crystals                                                       | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 12$ pF |                 |       | 200   |       | K12  |
|                             |                                                                   | XTS = 0, $XCAPx = 0$                                                       |                 |       | 1     |       |      |
| C                           | Integrated effective load                                         | XTS = 0, $XCAPx = 1$                                                       |                 |       | 5.5   |       | "F   |
| $C_{L,eff}$                 | capacitance, LF mode <sup>(2)</sup>                               | XTS = 0, $XCAPx = 2$                                                       |                 |       | 8.5   |       | pF   |
|                             |                                                                   | XTS = 0, XCAPx = 3                                                         |                 |       | 11    |       | ·    |
|                             | Duty cycle, LF mode                                               | XTS = 0, Measured at P1.0/ACLK,<br>f <sub>LFXT1,LF</sub> = 32768 Hz        | 2.2 V, 3 V      | 30    | 50    | 70    | %    |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency,<br>LF mode <sup>(3)</sup>             | XTS = 0, LFXT1Sx = 3 <sup>(4)</sup>                                        | 2.2 V, 3 V      | 10    |       | 10000 | Hz   |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - (a) Keep the trace between the device and the crystal as short as possible.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin).
  - Since the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (3) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (4) Measured with logic-level input frequency but also applies to operation with crystals.

### Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                         | T <sub>A</sub>                        | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------|---------------------------------------|-----------------|-----|-----|-----|------|
|                       | VI O fraguency                                    | -40°C to 85°C                         | 221/21/         | 4   | 12  | 20  | kHz  |
| ¹√LO                  | VLO frequency                                     | 105°C                                 | 2.2 V, 3 V      |     |     | 22  | KHZ  |
| df <sub>VLO</sub> /dT | VLO frequency temperature drift <sup>(1)</sup>    | I: -40°C to 85°C<br>T: -40°C to 105°C | 2.2 V, 3 V      |     | 0.5 |     | %/°C |
| $df_{VLO}/dV_{CC}$    | VLO frequency supply voltage drift <sup>(2)</sup> | 25°C                                  | 1.8 V to 3.6 V  |     | 4   |     | %/V  |

- (1) Calculated using the box method:
  - I: (MAX(-40 to 85°C) MIN(-40 to 85°C)) / MIN(-40 to 85°C) / (85°C (-40°C))
  - T: (MAX(-40 to 105°C) MIN(-40 to 105°C)) / MIN(-40 to 105°C) / (105°C (-40°C))
- (2) Calculated using the box method: (MAX(1.8 to 3.6 V) MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V 1.8 V)

#### Timer A

|                     | PARAMETER               | TEST CONDITIONS                               | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|---------------------|-------------------------|-----------------------------------------------|-----------------|---------|-----|------|
|                     |                         | Internal: SMCLK, ACLK                         | 2.2 V           |         | 10  |      |
| f <sub>TA</sub>     | Timer_A clock frequency | External: TACLK, INCLK Duty cycle = 50% ± 10% | 3 V             |         | 16  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing  | TA0, TA1                                      | 2.2 V, 3 V      | 20      |     | ns   |



## USI, Universal Serial Interface (MSP430F20x2, MSP430F20x3)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                               | TEST CONDITIONS                                          | V <sub>cc</sub> | MIN      | TYP MAX               | UNIT |
|---------------------|-----------------------------------------|----------------------------------------------------------|-----------------|----------|-----------------------|------|
|                     | USI clock frequency                     | External: SCLK,                                          | 2.2 V           |          | 10                    |      |
| f <sub>USI</sub>    |                                         | Duty cycle = 50% ±10%,<br>SPI slave mode                 | 3 V             |          | 16                    | MHz  |
| V <sub>OL,I2C</sub> | Low-level output voltage on SDA and SCL | USI module in I2C mode,<br>I <sub>(OLmax)</sub> = 1.5 mA | 2.2 V, 3 V      | $V_{SS}$ | V <sub>SS</sub> + 0.4 | V    |

## Typical Characteristics, USI Low-Level Output Voltage on SDA and SCL (MSP430F20x2, MSP430F20x3)

1.0

0.0

0.0

0.2





**OUTPUT CURRENT** 5.0 T<sub>A</sub> = 25°C  $V_{CC} = 3 V$ OL - Low-Level Output Current - mA 4.0 T<sub>A</sub> = 85°C 3.0 2.0

**USI LOW-LEVEL OUTPUT VOLTAGE** 

Figure 15.

V<sub>OL</sub> - Low-Level Output V oltage - V

0.6

8.0

1.0

0.4



# Comparator\_A+ (MSP430F20x1)(1)

over recommended operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                                                                                             | TEST CONDITIONS                                                                                            | V <sub>cc</sub> | MIN  | TYP  | MAX                 | UNIT |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------|------|------|---------------------|------|
| I <sub>(DD)</sub>       |                                                                                                                       | CAON = 1, CARSEL = 0, CAREF = 0                                                                            | 2.2 V           |      | 25   | 40                  | μA   |
|                         |                                                                                                                       |                                                                                                            | 3 V             |      | 45   | 60                  |      |
| I(Refladder/RefDiode)   |                                                                                                                       | CAON = 1, CARSEL = 0, CAREF = 1/2/3,<br>No load at P1.0/CA0 and P1.1/CA1                                   | 2.2 V           |      | 30   | 50                  | μA   |
|                         |                                                                                                                       |                                                                                                            | 3 V             |      | 45   | 71                  |      |
| V <sub>IC</sub>         | Common-mode input voltage range                                                                                       | CAON = 1                                                                                                   | 2.2 V, 3 V      | 0    |      | V <sub>CC</sub> - 1 | ٧    |
| V <sub>(Ref025)</sub>   | Voltage at 0.25 V <sub>CC</sub> node / V <sub>CC</sub>                                                                | PCA0 = 1, CARSEL = 1, CAREF = 1,<br>No load at P1.0/CA0 and P1.1/CA1                                       | 2.2 V, 3 V      | 0.23 | 0.24 | 0.25                |      |
| V <sub>(Ref050)</sub>   | Voltage at 0.5 V <sub>CC</sub> node / V <sub>CC</sub>                                                                 | PCA0 = 1, CARSEL = 1, CAREF = 2,<br>No load at P1.0/CA0 and P1.1/CA1                                       | 2.2 V, 3 V      | 0.47 | 0.48 | 0.5                 |      |
|                         | See Figure 20 and Figure 21 $PCA0 = 1$ , CARSEL = 1, CAREF = 3, No load at P1.0/CA0 and P1.1/CA1, $T_A = 85^{\circ}C$ | · · · · · · · · · · · · · · · · · · ·                                                                      | 2.2 V           | 390  | 480  | 540                 | mV   |
| V <sub>(RefVT)</sub>    |                                                                                                                       |                                                                                                            | 3 V             | 400  | 490  | 550                 |      |
| $V_p - V_S$             | Offset voltage (2)                                                                                                    |                                                                                                            | 2.2 V, 3 V      | -30  |      | 30                  | mV   |
| V <sub>hys</sub>        | Input hysteresis                                                                                                      | CAON = 1                                                                                                   | 2.2 V, 3 V      | 0    | 0.7  | 1.4                 | mV   |
| t <sub>(response)</sub> | Response time<br>(low-high and high-low)                                                                              | $T_A = 25^{\circ}C$ , Overdrive 10 mV,<br>Without filter: CAF = $0^{(3)}$<br>(see Figure 16 and Figure 17) | 2.2 V           | 80   | 165  | 300                 |      |
|                         |                                                                                                                       |                                                                                                            | 3 V             | 70   | 120  | 240                 | ns   |
|                         |                                                                                                                       | $T_A = 25$ °C, Overdrive 10 mV,<br>With filter: CAF = 1 <sup>(3)</sup><br>(see Figure 16 and Figure 17)    | 2.2 V           | 1.4  | 1.9  | 2.8                 |      |
|                         |                                                                                                                       |                                                                                                            | 3 V             | 0.9  | 1.5  | 2.2                 | μs   |

 <sup>(1)</sup> The leakage current for the Comparator\_A+ terminals is identical to I<sub>lkg(Px,y)</sub> specification.
 (2) The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator\_A+ inputs on successive measurements. The two successive measurements are then summed together.

Response time measured at P1.3/CAOUT





Figure 16. Block Diagram of Comparator\_A+ Module



Figure 17. Overdrive Definition

Figure 18. Comparator\_A+ Short Resistance Test Condition



Figure 19. Comparator\_A+ Short Resistance Test Condition



# Typical Characteristics, Comparator\_A+ (MSP430x20x1)





Figure 21.

#### SHORT RESISTANCE



Figure 22.



# 10-Bit ADC, Power Supply and Input Range Conditions (MSP430F20x2)(1)

|                     | PARAMETER                                  | TEST CONDITIONS                                                                      | T <sub>A</sub>                        | V <sub>cc</sub> | MIN | TYP  | MAX             | UNIT |
|---------------------|--------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|-----------------|-----|------|-----------------|------|
| $V_{CC}$            | Analog supply voltage range                | V <sub>SS</sub> = 0 V                                                                |                                       |                 | 2.2 |      | 3.6             | V    |
| V <sub>Ax</sub>     | Analog input voltage range (2)             | All Ax terminals,<br>Analog inputs selected in<br>ADC10AE register                   |                                       |                 | 0   |      | V <sub>cc</sub> | V    |
|                     |                                            | f <sub>ADC10CLK</sub> = 5 MHz,                                                       |                                       | 2.2 V           |     | 0.52 | 1.05            |      |
| I <sub>ADC10</sub>  | ADC10 supply current <sup>(3)</sup>        | ADC10ON = 1, REFON = 0,<br>ADC10SHT0 = 1,<br>ADC10SHT1 = 0, ADC10DIV = 0             | I: -40°C to 85°C<br>T: -40°C to 105°C | 3 V             |     | 0.6  | 1.2             | mA   |
|                     | Reference supply                           | f <sub>ADC10CLK</sub> = 5 MHz,<br>ADC10ON = 0, REF2_5V = 0,<br>REFON = 1, REFOUT = 0 | I: -40°C to 85°C                      | 2.2 V, 3 V      |     | 0.25 | 0.4             | A    |
| I <sub>REF+</sub>   | current, reference buffer disabled (4)     | f <sub>ADC10CLK</sub> = 5 MHz,<br>ADC10ON = 0, REF2_5V = 1,<br>REFON = 1, REFOUT = 0 | T: -40°C to 105°C                     | 3 V             |     | 0.25 | 0.4             | mA   |
|                     | Reference buffer supply                    | f <sub>ADC10CLK</sub> = 5 MHz                                                        | -40°C to 85°C                         | 2.2 V, 3 V      |     | 1.1  | 1.4             |      |
| I <sub>REFB,0</sub> | current with<br>ADC10SR = 0 <sup>(4)</sup> | ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 0                   | 105°C                                 | 2.2 V, 3 V      |     |      | 1.8             | mA   |
|                     | Reference buffer supply                    | f <sub>ADC10CLK</sub> = 5 MHz,                                                       | -40°C to 85°C                         | 2.2 V, 3 V      |     | 0.5  | 0.7             |      |
| I <sub>REFB,1</sub> | current with<br>ADC10SR = 1 <sup>(4)</sup> | ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 1                   | 105°C                                 | 2.2 V, 3 V      |     |      | 0.8             | mA   |
| Cı                  | Input capacitance                          | Only one terminal Ax selected at a time                                              | I: -40°C to 85°C<br>T: -40°C to 105°C |                 |     |      | 27              | pF   |
| R <sub>I</sub>      | Input MUX ON resistance                    | 0 V ≤ V <sub>Ax</sub> ≤ V <sub>CC</sub>                                              | I: -40°C to 85°C<br>T: -40°C to 105°C | 2.2 V, 3 V      |     |      | 2000            | Ω    |

The leakage current is defined in the leakage current table with Px.x/Ax parameter.

The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_R$  for valid conversion results.

The internal reference supply current is not included in current consumption parameter  $I_{ADC10}$ . The internal reference current is supplied via terminal  $V_{CC}$ . Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables the built-in reference to settle before starting an A/D conversion.



## 10-Bit ADC, Built-In Voltage Reference (MSP430F20x2)

|                       | PARAMETER                                                   | TEST CONDITI                                                                        | ONS         | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT   |
|-----------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------|-----------------|------|-----|------|--------|
|                       | Positive built-in                                           | $I_{VREF+} \le 1 \text{ mA}, REF2\_5V = 0$                                          |             |                 | 2.2  |     |      |        |
| $V_{CC,REF+}$         | reference analog                                            | I <sub>VREF+</sub> ≤ 0.5 mA, REF2_5V =                                              | 1           |                 | 2.8  |     |      | V      |
|                       | supply voltage range                                        | I <sub>VREF+</sub> ≤ 1 mA, REF2_5V = 1                                              |             |                 | 2.9  |     |      |        |
| \ /                   | Positive built-in                                           | I <sub>VREF+</sub> ≤ I <sub>VREF+</sub> max, REF2_5\                                | V = 0       | 2.2 V, 3 V      | 1.41 | 1.5 | 1.59 | V      |
| $V_{REF+}$            | reference voltage                                           | I <sub>VREF+</sub> ≤ I <sub>VREF+</sub> max, REF2_5\                                | V = 1       | 3 V             | 2.35 | 2.5 | 2.65 | V      |
|                       | Maximum V <sub>REF+</sub> load                              |                                                                                     |             | 2.2 V           |      |     | ±0.5 | Δ      |
| I <sub>LD,VREF+</sub> | current                                                     |                                                                                     |             | 3 V             |      |     | ±1   | mA     |
|                       |                                                             | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≈ 0.<br>REF2_5V = 0 | 75 V,       | 2.2 V, 3 V      |      |     | ±2   | 1.00   |
|                       | V <sub>REF+</sub> load regulation                           | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≈ 1.<br>REF2_5V = 1 | 25 V,       | 3 V             |      |     | ±2   | LSB    |
|                       |                                                             | $I_{VREF+} = 100 \mu A \text{ to } 900 \mu A,$                                      | ADC10SR = 0 |                 |      |     | 400  |        |
|                       | V <sub>REF+</sub> load regulation response time             | V <sub>Ax</sub> ≈ 0.5 x V <sub>REF+</sub> ,<br>Error of conversion result<br>≤1 LSB | ADC10SR = 1 | 3 V             |      |     | 2000 | ns     |
| C <sub>VREF+</sub>    | Maximum capacitance at pin V <sub>REF+</sub> <sup>(1)</sup> | I <sub>VREF+</sub> ≤ ±1 mA,<br>REFON = 1, REFOUT = 1                                |             | 2.2 V, 3 V      |      |     | 100  | pF     |
| T <sub>CREF+</sub>    | Temperature coefficient                                     | I <sub>VREF+</sub> = constant with<br>0 mA ≤ I <sub>VREF+</sub> ≤ 1 mA              |             | 2.2 V, 3 V      |      |     | ±100 | ppm/°C |
| t <sub>REFON</sub>    | Settling time of internal reference voltage (2)             | $I_{VREF+}$ = 0.5 mA, REF2_5V = REFON = 0 to 1                                      | 0,          | 3.6 V           |      |     | 30   | μs     |
|                       |                                                             | $I_{VREF+} = 0.5 \text{ mA},$                                                       | ADC10SR = 0 |                 |      |     | 1    |        |
|                       | Settling time of                                            | REF2_5V = 0,<br>REFON = 1,<br>REFBURST = 1                                          | ADC10SR = 1 | 2.2 V           |      |     | 2.5  |        |
|                       | reference buffer <sup>(2)</sup>                             | $I_{VREF+} = 0.5 \text{ mA},$                                                       | ADC10SR = 0 |                 |      |     | 2    | μs     |
|                       |                                                             | REF2_5V = 1,<br>REFON = 1,<br>REFBURST = 1                                          | ADC10SR = 1 | 3 V             |      |     | 4.5  |        |

<sup>(1)</sup> The capacitance applied to the internal buffer operational amplifier, if switched to terminal P1.4/SMCLK/A4/VREF+/VeREF+/TCK (REFOUT = 1), must be limited; otherwise, the reference buffer may become unstable. The condition is that the error in a conversion started after  $t_{REFON}$  or  $t_{RefBuf}$  is less than ±0.5 LSB.



## 10-Bit ADC, External Reference (MSP430F20x2)(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                                                                                     | TEST CONDITIONS                                                                                                                      | V <sub>cc</sub> | MIN | MAX             | UNIT |
|----------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|------|
| V                    | Positive external reference input                                                             | V <sub>eREF+</sub> > V <sub>eREF-</sub> ,<br>SREF1 = 1, SREF0 = 0                                                                    |                 | 1.4 | V <sub>CC</sub> | V    |
| V <sub>eREF+</sub>   | voltage range <sup>(2)</sup>                                                                  | $V_{eREF.} \le V_{eREF+} \le V_{CC} - 0.15 \text{ V},$<br>$SREF1 = 1, SREF0 = 1^{(3)}$                                               |                 | 1.4 | 3               | V    |
| V <sub>eREF</sub> -  | Negative external reference input voltage range (4)                                           | V <sub>eREF+</sub> > V <sub>eREF-</sub>                                                                                              |                 | 0   | 1.2             | V    |
| $\Delta V_{eREF}$    | Differential external reference input voltage range $\Delta V_{eREF} = V_{eREF+} - V_{eREF-}$ | V <sub>eREF+</sub> > V <sub>eREF-</sub> <sup>(5)</sup>                                                                               |                 | 1.4 | V <sub>CC</sub> | ٧    |
|                      | Static input current into V <sub>eREF+</sub>                                                  | $0 \text{ V} \leq V_{\text{eREF+}} \leq V_{\text{CC}},$<br>SREF1 = 1, SREF0 = 0                                                      | 2.2 V, 3 V      |     | ±1              |      |
| I <sub>VeREF+</sub>  | Static input current into V <sub>eREF+</sub>                                                  | $0 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{CC}} - 0.15 \text{ V} \le 3 \text{ V},$<br>SREF1 = 1, SREF0 = $1^{(3)}$ | 2.2 V, 3 V      |     | 0               | μA   |
| I <sub>VeREF</sub> - | Static input current into V <sub>eREF</sub> -                                                 | 0 V ≤ V <sub>eREF-</sub> ≤ V <sub>CC</sub>                                                                                           | 2.2 V, 3 V      |     | ±1              | μΑ   |

- (1) The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.
- (2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
- (3) Under this condition, the external reference is internally buffered. The reference buffer is active and requires the reference buffer supply current I<sub>REFB</sub>. The current consumption can be limited to the sample and conversion period with REBURST = 1.
- (4) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
- (5) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

#### 10-Bit ADC, Timing Parameters (MSP430F20x2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| Р                     | ARAMETER                                        | TEST CONDITION                                                                  | ONS                | V <sub>CC</sub> | MIN  | TYP                                            | MAX  | UNIT   |
|-----------------------|-------------------------------------------------|---------------------------------------------------------------------------------|--------------------|-----------------|------|------------------------------------------------|------|--------|
| 4                     | ADC10 input clock                               | For specified performance of                                                    | ADC10SR = 0        | 2.2 V. 3 V      | 0.45 |                                                | 6.3  | MHz    |
| †ADC10CLK             | frequency                                       | ADC10 linearity parameters                                                      | ADC10SR = 1        | 2.2 V, 3 V      | 0.45 |                                                | 1.5  | IVITIZ |
| f <sub>ADC10OSC</sub> | ADC10 built-in oscillator frequency             | ADC10DIVx = 0, ADC10SSEL<br>f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub>       | $\mathbf{x} = 0$ , | 2.2 V, 3 V      | 3.7  |                                                | 6.3  | MHz    |
|                       |                                                 | ADC10 built-in oscillator, ADC<br>f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub> | 10SSELx = 0,       | 2.2 V, 3 V      | 2.06 |                                                | 3.51 |        |
| t <sub>CONVERT</sub>  | Conversion time                                 | f <sub>ADC10CLK</sub> from ACLK, MCLK of ADC10SSELx ≠ 0                         | or SMCLK,          |                 |      | 13 ×<br>ADC10DIVx ×<br>1/f <sub>ADC10CLK</sub> |      | μs     |
| t <sub>ADC10ON</sub>  | Turn on settling time of the ADC <sup>(1)</sup> |                                                                                 |                    |                 |      |                                                | 100  | ns     |

 The condition is that the error in a conversion started after t<sub>ADC100N</sub> is less than ±0.5 LSB. The reference and input signal are already settled.



## 10-Bit ADC, Linearity Parameters (MSP430F20x2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                    | TEST CONDITIONS                       | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|----------------|------------------------------|---------------------------------------|-----------------|-----|------|-----|------|
| E <sub>I</sub> | Integral linearity error     |                                       | 2.2 V, 3 V      |     |      | ±1  | LSB  |
| $E_D$          | Differential linearity error |                                       | 2.2 V, 3 V      |     |      | ±1  | LSB  |
| Eo             | Offset error                 | Source impedance $R_S$ < 100 $\Omega$ | 2.2 V, 3 V      |     |      | ±1  | LSB  |
| $E_G$          | Gain error                   |                                       | 2.2 V, 3 V      |     | ±1.1 | ±2  | LSB  |
| E <sub>T</sub> | Total unadjusted error       |                                       | 2.2 V, 3 V      |     | ±2   | ±5  | LSB  |

# 10-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub> (MSP430F20x2)<sup>(1)</sup>

|                             | PARAMETER                                          | TEST CONDITIONS                                                       | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT  |
|-----------------------------|----------------------------------------------------|-----------------------------------------------------------------------|-----------------|------|------|------|-------|
| 1                           | Temperature sensor supply                          | REFON = 0, INCHx = 0Ah,                                               | 2.2 V           |      | 40   | 120  |       |
| ISENSOR                     | current <sup>(1)</sup>                             | T <sub>A</sub> = 25°C                                                 | 3 V             |      | 60   | 160  | μA    |
| TC <sub>SENSOR</sub>        |                                                    | ADC10ON = 1, INCHx = 0Ah <sup>(2)</sup>                               | 2.2 V, 3 V      | 3.44 | 3.55 | 3.66 | mV/°C |
| V <sub>Offset,Sensor</sub>  | Sensor offset voltage                              | ADC10ON = 1, INCHx = 0Ah <sup>(2)</sup>                               |                 | -100 |      | 100  | mV    |
|                             |                                                    | Temperature sensor voltage at T <sub>A</sub> = 105°C (T version only) |                 | 1265 | 1365 | 1465 |       |
| V                           | (3)                                                | Temperature sensor voltage at T <sub>A</sub> = 85°C                   | 0.01/.01/       | 1195 | 1295 | 1395 |       |
| V <sub>SENSOR</sub>         | Sensor output voltage <sup>(3)</sup>               | Temperature sensor voltage at T <sub>A</sub> = 25°C                   | 2.2 V, 3 V      | 985  | 1085 | 1185 | mV    |
|                             |                                                    | Temperature sensor voltage at T <sub>A</sub> = 0°C                    |                 | 895  | 995  | 1095 |       |
| t <sub>SENSOR(sample)</sub> | Sample time required if channel 10 is selected (4) | ADC10ON = 1, INCHx = 0Ah,<br>Error of conversion result ≤ 1 LSB       | 2.2 V, 3 V      | 30   |      |      | μs    |
|                             | Current into divider at                            | ADOLOGNI A INGLE ODE                                                  | 2.2 V           |      |      | N/A  |       |
| I <sub>VMID</sub>           | channel 11 <sup>(4)</sup>                          | ADC10ON = 1, $INCHx = 0Bh$                                            | 3 V             |      |      | N/A  | μA    |
| .,                          | N 11 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1             | ADC10ON = 1, INCHx = 0Bh,                                             | 2.2 V           | 1.06 | 1.1  | 1.14 | .,    |
| V <sub>MID</sub>            | V <sub>CC</sub> divider at channel 11              | $V_{MID} \approx 0.5 \times V_{CC}$                                   | 3 V             | 1.46 | 1.5  | 1.54 | V     |
|                             | Sample time required if                            | ADC10ON = 1, INCHx = 0Bh,                                             | 2.2 V           | 1400 |      |      |       |
| t <sub>VMID</sub> (sample)  | channel 11 is selected (5)                         | Error of conversion result ≤ 1 LSB                                    | 3 V             | 1220 |      |      | ns    |

<sup>(1)</sup> The sensor current I<sub>SENSOR</sub> is consumed if (ADC10ON = 1 and REFON = 1), or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is included in I<sub>REF+</sub>. When REFON = 0, I<sub>SENSOR</sub> applies during conversion of the temperature sensor input (INCH = 0Ah).

The following formula can be used to calculate the temperature sensor output voltage:

 $V_{Sensor,typ} = TC_{Sensor} \left( \begin{array}{c} 273 + T \left[ ^{\circ}C \right] \right) + V_{Offset,sensor} \left[ mV \right] \text{ or } \\ V_{Sensor,typ} = TC_{Sensor} T \left[ ^{\circ}C \right] + V_{Sensor} (T_{A} = 0 ^{\circ}C) \left[ mV \right] \\ \text{Results based on characterization and/or production test, not } TC_{Sensor} \text{ or } V_{Offset,sensor} \right)$ 

No additional current is needed. The V<sub>MID</sub> is used during sampling.

The on time,  $t_{VMID(on)}$ , is included in the sampling time,  $t_{VMID(sample)}$ ; no additional on time is needed.



## SD16\_A, Power Supply and Recommended Operating Conditions (MSP430F20x3)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                    | TEST CON                                                     | IDITIONS     | T <sub>A</sub> | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT |
|-------------------|------------------------------|--------------------------------------------------------------|--------------|----------------|-----------------|------|------|------|------|
| AV <sub>CC</sub>  | Analog supply voltage range  | $AV_{CC} = DV_{CC} = V_{CC}$<br>$AV_{SS} = DV_{SS} = V_{SS}$ |              |                |                 | 2.5  |      | 3.6  | V    |
|                   |                              |                                                              | GAIN: 1,2    | -40°C to 85°C  |                 |      | 730  | 1050 |      |
|                   |                              |                                                              | GAIN. 1,2    | 105°C          |                 |      |      | 1170 |      |
|                   |                              | SD16LP = 0,                                                  | CAIN: 4 9 46 | -40°C to 85°C  |                 |      | 810  | 1150 |      |
|                   | Analog supply current        | f <sub>SD16</sub> = 1 MHz,<br>SD16OSR = 256                  | GAIN: 4,8,16 | 105°C          |                 |      |      | 1300 |      |
|                   |                              |                                                              | GAIN: 32     | -40°C to 85°C  | 3 V             |      | 1160 | 1700 | ^    |
| I <sub>SD16</sub> | including internal reference |                                                              | GAIN: 32     | 105°C          | 3 V             |      |      | 1850 | μA   |
|                   |                              |                                                              | CAIN: 4      | -40°C to 85°C  |                 |      | 720  | 1030 |      |
|                   |                              | SD16LP = 1,                                                  | GAIN: 1      | 105°C          |                 |      |      | 1160 |      |
|                   |                              | f <sub>SD16</sub> = 0.5 MHz,<br>SD16OSR = 256                | 0.4114.00    | -40°C to 85°C  |                 |      | 810  | 1150 |      |
|                   |                              |                                                              | GAIN: 32     | 105°C          |                 |      |      | 1300 |      |
| ı                 | SD16 input clock             | SD16LP = 0<br>(Low power mode di                             | sabled)      |                | 3 V             | 0.03 | 1    | 1.1  | MUL  |
| f <sub>SD16</sub> | frequency                    | CB To Input clock                                            |              |                | 3 V             | 0.03 | 0.5  |      | MHz  |

#### SD16\_A, Input Range (MSP430F20x3)

|                 | PARAMETER                             | TEST CO                    | NDITIONS       | V <sub>CC</sub> | MIN                             | TYP  | MAX                             | UNIT |
|-----------------|---------------------------------------|----------------------------|----------------|-----------------|---------------------------------|------|---------------------------------|------|
|                 | Differential full scale input voltage | Bipolar mode, SD           | 16UNI = 0      |                 | -(V <sub>REF</sub> /2)/<br>GAIN |      | +(V <sub>REF</sub> /2)/<br>GAIN |      |
| $V_{ID,FSR}$    | range <sup>(1)</sup>                  | Unipolar mode, SD16UNI = 1 |                |                 | 0                               |      | +(V <sub>REF</sub> /2)/<br>GAIN | mV   |
|                 |                                       |                            | SD16GAINx = 1  |                 |                                 | ±500 |                                 |      |
|                 |                                       |                            | SD16GAINx = 2  |                 |                                 | ±250 |                                 |      |
| .,              | Differential input voltage range for  | SD16REFON = 1              | SD16GAINx = 4  |                 |                                 | ±125 |                                 | \/   |
| V <sub>ID</sub> | specified performance <sup>(1)</sup>  | SDIGREFON = 1              | SD16GAINx = 8  |                 |                                 | ±62  |                                 | mV   |
|                 |                                       |                            | SD16GAINx = 16 |                 |                                 | ±31  |                                 |      |
|                 |                                       |                            | SD16GAINx = 32 |                 |                                 | ±15  |                                 |      |
| 7               | Input impedance                       | f 4 MHz                    | SD16GAINx = 1  | 2.1/            |                                 | 200  |                                 | 1.0  |
| Z <sub>I</sub>  | (one input pin to AV <sub>SS</sub> )  | $f_{SD16} = 1 \text{ MHz}$ | SD16GAINx = 32 | 3 V             |                                 | 75   |                                 | kΩ   |
| 7               | Differential input impedance          | f 4 MHz                    | SD16GAINx = 1  | 3 V             | 300                             | 400  |                                 | kΩ   |
| $Z_{ID}$        | (IN+ to IN-)                          | $f_{SD16} = 1 \text{ MHz}$ | SD16GAINx = 32 | 3 V             | 100                             | 150  |                                 | K12  |
| VI              | Absolute input voltage range          |                            |                |                 | AV <sub>SS</sub> - 0.1          |      | $AV_{CC}$                       | V    |
| V <sub>IC</sub> | Common-mode input voltage range       |                            |                | _               | AV <sub>SS</sub> - 0.1          |      | $AV_{CC}$                       | V    |

<sup>(1)</sup> The analog input range depends on the reference voltage applied to  $V_{REF}$ . If  $V_{REF}$  is sourced externally, the full-scale range is defined by  $V_{FSR+} = +(V_{REF}/2)/GAIN$  and  $V_{FSR-} = -(V_{REF}/2)/GAIN$ . The analog input range should not exceed 80% of  $V_{FSR+}$  or  $V_{FSR-}$ .



# SD16\_A, SINAD Performance ( $f_{SD16}$ = 1 MHz, SD16OSRx = 1024, SD16REFON = 1) (MSP430F20x3)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                          | TEST CONDITIONS                                                                               | V               | PW, | N   | RS  | Α   | UNIT |
|-----------------------|------------------------------------|-----------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|-----|------|
|                       | PARAMETER                          | TEST CONDITIONS                                                                               | V <sub>CC</sub> | MIN | TYP | MIN | TYP | UNIT |
|                       |                                    | SD16GAINx = 1,<br>Signal amplitude: $V_{IN}$ = 500 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz |                 | 84  | 85  | 86  | 87  |      |
|                       |                                    | SD16GAINx = 2,<br>Signal amplitude: $V_{IN}$ = 250 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz |                 | 82  | 83  | 82  | 83  |      |
| CINAD                 | Signal-to-noise + distortion ratio | SD16GAINx = 4,<br>Signal amplitude: $V_{IN}$ = 125 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz | 3 V             | 78  | 79  | 78  | 79  | dB   |
| SINAD <sub>1024</sub> | (OSR = 1024)                       | SD16GAINx = 8,<br>Signal amplitude: $V_{IN}$ = 62 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz  | 3 V             | 73  | 74  | 73  | 74  | αь   |
|                       |                                    | SD16GAINx = 16,<br>Signal amplitude: $V_{IN}$ = 31 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz |                 | 68  | 69  | 68  | 69  |      |
|                       |                                    | SD16GAINx = 32,<br>Signal amplitude: $V_{IN}$ = 15 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz |                 | 62  | 63  | 62  | 63  |      |

# SD16\_A, SINAD Performance ( $f_{SD16} = 1 \text{ MHz}$ , SD16OSRx = 256, SD16REFON = 1) (MSP430F20x3)

|                      | DADAMETED                          | TEST CONDITIONS                                                                                                                                                                | V               | PW, | N   | RS  | 4   | UNIT |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|-----|------|
|                      | PARAMETER                          | TEST CONDITIONS                                                                                                                                                                | V <sub>CC</sub> | MIN | TYP | MIN | TYP | UNIT |
|                      |                                    | $\begin{split} & \text{SD16GAINx} = 1, \\ & \text{Signal amplitude: V}_{\text{IN}} = 500 \text{ mV}, \\ & \text{Signal frequency: f}_{\text{IN}} = 100 \text{ Hz} \end{split}$ |                 | 80  | 81  | 82  | 83  |      |
|                      |                                    | SD16GAINx = 2,<br>Signal amplitude: $V_{IN}$ = 250 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz                                                                                  |                 | 74  | 75  | 76  | 77  |      |
| CINAD                | Signal-to-noise + distortion ratio | SD16GAINx = 4,<br>Signal amplitude: $V_{IN}$ = 125 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz                                                                                  | 3 V             | 69  | 70  | 71  | 72  | dB   |
| SINAD <sub>256</sub> | (OSR = 256)                        | SD16GAINx = 8,<br>Signal amplitude: $V_{IN}$ = 62 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz                                                                                   | 3 V             | 63  | 64  | 67  | 68  | αь   |
|                      |                                    | SD16GAINx = 16,<br>Signal amplitude: $V_{IN}$ = 31 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz                                                                                  |                 | 58  | 59  | 63  | 64  |      |
|                      |                                    | SD16GAINx = 32,<br>Signal amplitude: $V_{IN}$ = 15 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz                                                                                  |                 | 52  | 53  | 57  | 58  |      |



## Typical Characteristics, SD16\_A SINAD Performance Over OSR (MSP430F20x3)

#### SINAD PERFORMANCE



## SD16\_A, Performance ( $f_{SD16} = 1$ MHz, SD16OSRx = 256, SD16REFON = 1) (MSP430F20x3)

|                      | PARAMETER                       | TEST CONDITIONS                                                                                          | V <sub>CC</sub> | MIN   | TYP   | MAX   | UNIT   |
|----------------------|---------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|-------|-------|-------|--------|
|                      |                                 | SD16GAINx = 1                                                                                            |                 | 0.97  | 1.00  | 1.02  |        |
|                      |                                 | SD16GAINx = 2                                                                                            |                 | 1.90  | 1.96  | 2.02  |        |
| G                    | Naminal gain                    | SD16GAINx = 4                                                                                            | 3 V             | 3.76  | 3.86  | 3.96  |        |
| G                    | Nominal gain                    | SD16GAINx = 8                                                                                            | 3 V             | 7.36  | 7.62  | 7.84  |        |
|                      |                                 | SD16GAINx = 16                                                                                           |                 | 14.56 | 15.04 | 15.52 |        |
|                      |                                 | SD16GAINx = 32                                                                                           |                 | 27.20 | 28.35 | 29.76 |        |
| ΔG/ΔΤ                | Gain temperature drift          | SD16GAINx = 1 (1)                                                                                        | 3 V             |       | 15    |       | ppm/°C |
| _                    | Officet error                   | SD16GAINx = 1                                                                                            | 3 V             |       |       | ±0.2  | 0/ FCD |
| E <sub>OS</sub>      | Offset error                    | SD16GAINx = 32                                                                                           | 3 V             |       |       | ±1.5  | %FSR   |
| ΛΓ /ΛΤ               | Offset error temperature        | SD16GAINx = 1                                                                                            | 3 V             |       | ±4    | ±20   | ppm    |
| ΔE <sub>OS</sub> /ΔT | coefficient                     | SD16GAINx = 32                                                                                           | 3 V             |       | ±20   | ±100  | FSR/°C |
| CMDD                 | Common-mode rejection           | SD16GAINx = 1,<br>Common-mode input signal:<br>V <sub>ID</sub> = 500 mV, f <sub>IN</sub> = 50 Hz, 100 Hz | 2.1/            |       | >90   |       | 4D     |
| CMRR                 | ratio                           | SD16GAINx = 32,<br>Common-mode input signal:<br>V <sub>ID</sub> = 16 mV, f <sub>IN</sub> = 50 Hz, 100 Hz | 3 V             |       | >75   |       | dB     |
| DC PSR               | DC power supply rejection       | SD16GAINx = 1, $V_{IN}$ = 500 mV, $V_{CC}$ = 2.5 V to 3.6 V <sup>(2)</sup>                               | 2.5 V to 3.6 V  |       | 0.35  |       | %/V    |
| AC PSRR              | AC power supply rejection ratio | SD16GAINx = 1,<br>$V_{CC} = 3 \text{ V} \pm 100 \text{ mV}, f_{IN} = 50 \text{ Hz}$                      | 3 V             |       | >80   |       | dB     |

<sup>(1)</sup> Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C - (-40°C))

<sup>(2)</sup> Calculated using the ADC output code and the box method: (MAX-code(2.5 V to 3.6 V) - MIN-code(2.5 V to 3.6 V)) / MIN-code(2.5 V to 3.6 V) / (3.6 V - 2.5 V)



## SD16\_A, Built-In Voltage Reference (MSP430F20x3)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                | TEST CONDITIONS                                                                                                                   | T <sub>A</sub> | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT   |
|-------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|------|------|------|--------|
| $V_{REF}$         | Internal reference voltage                               | SD16REFON = 1,<br>SD16VMIDON = 0                                                                                                  |                | 3 V             | 1.14 | 1.20 | 1.26 | ٧      |
| 1                 | Deference comply correct                                 | SD16REFON = 1,                                                                                                                    | -40°C to 85°C  | 3 V             |      | 190  | 280  |        |
| I <sub>REF</sub>  | Reference supply current                                 | SD16VMIDON = 0                                                                                                                    | 105°C          | 3 V             |      |      | 295  | μA     |
| тс                | Temperature coefficient                                  | SD16REFON = 1,<br>SD16VMIDON = 0                                                                                                  |                | 3 V             |      | 18   | 50   | ppm/°C |
| C <sub>REF</sub>  | V <sub>REF</sub> load capacitance                        | SD16REFON = 1,<br>SD16VMIDON = $0^{(1)}$                                                                                          |                |                 |      | 100  |      | nF     |
| I <sub>LOAD</sub> | V <sub>REF(I)</sub> maximum load current                 | SD16REFON = 1,<br>SD16VMIDON = 0                                                                                                  |                | 3 V             |      |      | ±200 | nA     |
| t <sub>ON</sub>   | Turn-on time                                             | $ \begin{array}{l} \text{SD16REFON} = 0 \rightarrow 1, \\ \text{SD16VMIDON} = 0, \\ C_{\text{REF}} = 100 \text{ nF} \end{array} $ |                | 3 V             |      | 5    |      | ms     |
| DC PSR            | DC power supply rejection $\Delta V_{REF}/\Delta V_{CC}$ | SD16REFON = 1,<br>SD16VMIDON = 0,<br>V <sub>CC</sub> = 2.5 V to 3.6 V                                                             |                | 2.5 V to 3.6 V  |      | 100  |      | μV/V   |

<sup>(1)</sup> There is no capacitance required on V<sub>REF</sub>. However, a capacitance of at least 100 nF is recommended to reduce any reference voltage noise.

#### SD16\_A, Reference Output Buffer (MSP430F20x3)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                      | PARAMETER                                     | TEST CONDITIONS                                                                                                                 | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------|
| $V_{REF,BUF}$                                        | Reference buffer output voltage               | SD16REFON = 1,<br>SD16VMIDON = 1                                                                                                |                | 3 V             |     | 1.2 |     | V    |
|                                                      | Reference supply + reference                  | SD16REFON = 1,                                                                                                                  | -40°C to 85°C  | 0.17            |     | 385 | 600 |      |
| I <sub>REF,BUF</sub> output buffer quiescent current |                                               | SD16VMIDON = 1                                                                                                                  | 105°C          | 3 V             |     |     | 660 | μA   |
| C <sub>REF(O)</sub>                                  | Required load capacitance on V <sub>REF</sub> | SD16REFON = 1,<br>SD16VMIDON = 1                                                                                                |                |                 | 470 |     |     | nF   |
| I <sub>LOAD,Max</sub>                                | Maximum load current on V <sub>REF</sub>      | SD16REFON = 1,<br>SD16VMIDON = 1                                                                                                |                | 3 V             |     |     | ±1  | mA   |
|                                                      | Maximum voltage variation vs load current     | I <sub>LOAD</sub>   = 0 to 1 mA                                                                                                 |                | 3 V             | -15 |     | +15 | mV   |
| t <sub>ON</sub>                                      | Turn on time                                  | $\begin{array}{l} \text{SD16REFON} = 0 \rightarrow 1, \\ \text{SD16VMIDON} = 1, \\ C_{\text{REF}} = 470 \text{ nF} \end{array}$ |                | 3 V             |     | 100 |     | μs   |

#### SD16\_A, External Reference Input (MSP430F20x3)

| PARAMETER           |                     | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|---------------------|---------------------|-----------------|-----------------|-----|------|-----|------|
| $V_{REF(I)}$        | Input voltage range | SD16REFON = 0   | 3 V             | 1   | 1.25 | 1.5 | V    |
| I <sub>REF(I)</sub> | Input current       | SD16REFON = 0   | 3 V             |     |      | 50  | nA   |



## SD16\_A, Temperature Sensor<sup>(1)</sup> (MSP430F20x3)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                            | TEST CONDITIONS                                     | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|----------------------------|--------------------------------------|-----------------------------------------------------|-----------------|------|------|------|-------|
| TC <sub>Sensor</sub>       | Sensor temperature coefficient       |                                                     |                 | 1.18 | 1.32 | 1.46 | mV/°C |
| V <sub>Offset,Sensor</sub> | Sensor offset voltage                |                                                     |                 | -100 |      | 100  | mV    |
|                            |                                      | Temperature sensor voltage at T <sub>A</sub> = 85°C |                 | 435  | 475  | 515  |       |
| V <sub>Sensor</sub>        | Sensor output voltage <sup>(2)</sup> | Temperature sensor voltage at T <sub>A</sub> = 25°C | 3 V             | 355  | 395  | 435  | mV    |
|                            |                                      | Temperature sensor voltage at T <sub>A</sub> = 0°C  |                 | 320  | 360  | 400  |       |

Values are not based on calculations using  $TC_{Sensor}$  or  $V_{Offset,sensor}$  but on measurements. The following formula can be used to calculate the temperature sensor output voltage:

$$\begin{split} &V_{Sensor,typ} = TC_{Sensor} \; (\; 273 \, + \, T \; [^{\circ}C] \; ) \, + \, V_{Offset,sensor} \; [mV] \; \text{or} \\ &V_{Sensor,typ} = TC_{Sensor} \; T \; [^{\circ}C] \, + \, V_{Sensor} (T_{A} = 0^{\circ}C) \; [mV] \end{split}$$

#### **Flash Memory**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                                           | TEST CONDITIONS     | V <sub>cc</sub> | MIN             | TYP             | MAX | UNIT             |
|----------------------------|-----------------------------------------------------|---------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage                    |                     |                 | 2.2             |                 | 3.6 | V                |
| $f_{FTG}$                  | Flash timing generator frequency                    |                     |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>           | Supply current from V <sub>CC</sub> during program  |                     | 2.2 V/3.6 V     |                 | 1               | 5   | mA               |
| I <sub>ERASE</sub>         | Supply current from V <sub>CC</sub> during erase    |                     | 2.2 V/3.6 V     |                 | 1               | 7   | mA               |
| t <sub>CPT</sub>           | Cumulative program time <sup>(1)</sup>              |                     | 2.2 V/3.6 V     |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>       | Cumulative mass erase time                          |                     | 2.2 V/3.6 V     | 20              |                 |     | ms               |
|                            | Program/erase endurance                             |                     |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>     | Data retention duration                             | $T_J = 25^{\circ}C$ |                 | 100             |                 |     | years            |
| t <sub>Word</sub>          | Word or byte program time                           | (2)                 |                 |                 | 30              |     | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>      | Block program time for first byte or word           | (2)                 |                 |                 | 25              |     | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>   | Block program time for each additional byte or word | (2)                 |                 |                 | 18              |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>    | Block program end-sequence wait time                | (2)                 |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>    | Mass erase time                                     | (2)                 |                 |                 | 10593           |     | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>     | Segment erase time                                  | (2)                 |                 |                 | 4819            |     | t <sub>FTG</sub> |

The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

#### **RAM**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|              | PARAMETER                        | TEST CONDITIONS | MIN MAX | UNIT |
|--------------|----------------------------------|-----------------|---------|------|
| $V_{(RAMh)}$ | RAM retention supply voltage (1) | CPU halted      | 1.6     | V    |

This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition.

These values are hardwired into the Flash Controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ).



#### JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                             | V <sub>cc</sub> | MIN   | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------|-----------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                           | 2.2 V, 3 V      | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse length                                                    | 2.2 V, 3 V      | 0.025 |     | 15  | μs   |
| t <sub>SBW,En</sub>   | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge <sup>(1)</sup> ) | 2.2 V, 3 V      |       |     | 1   | μs   |
| t <sub>SBW,Ret</sub>  | Spy-Bi-Wire return to normal operation time                                           | 2.2 V, 3 V      | 15    |     | 100 | μs   |
|                       | TCV:(2)                                                                               | 2.2 V           | 0     |     | 5   | MHz  |
| † <sub>TCK</sub>      | TCK input frequency (2)                                                               | 3 V             | 0     |     | 10  | MHz  |
| R <sub>Internal</sub> | Internal pulldown resistance on TEST                                                  | 2.2 V, 3 V      | 25    | 60  | 90  | kΩ   |

<sup>(1)</sup> Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWCLK pin high before applying the first SBWCLK clock edge.

# JTAG Fuse<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                 | TEST CONDITIONS       | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|-----------------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | 2.5 |     | V    |
| $V_{FB}$            | Voltage level on TEST for fuse blow       |                       | 6   | 7   | V    |
| $I_{FB}$            | Supply current into TEST during fuse blow |                       |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                         |                       |     | 1   | ms   |

(1) Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode.

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



#### **APPLICATION INFORMATION, MSP430F20X1**

## Port P1 (P1.0 to P1.3) Pin Schematics, MSP430F20x1



Table 16. Control Signal "From Comparator\_A+"

| PIN NAME            | FUNCTION |       | ' = 1 <sup>(1)</sup> |     |       |       |       |
|---------------------|----------|-------|----------------------|-----|-------|-------|-------|
| FIN NAME            | FUNCTION | P2CA4 | P2CA0                |     | P2CA3 | P2CA2 | P2CA1 |
| P1.0/TACLK/ACLK/CA0 | CA0      | 0     | 1                    |     | N/A   | N/A   | N/A   |
| P1.1/TA0/CA1        | CA1      | 1     | 0                    | 0.0 | 0     | 0     | 1     |
| P1.2/TA1/CA2        | CA2      | 1     | 1                    | OR  | 0     | 1     | 0     |
| P1.3/CAOUT/CA3      | CA3      | N/A   | N/A                  |     | 0     | 1     | 1     |

(1) N/A = Not available or not applicable



## Table 17. Port P1 (P1.0 to P1.3) Pin Functions, MSP430F20x1

| DIN NAME (D4)       |   | FUNCTION                         | CONTR   | ROL BITS / SIGN                    | IALS <sup>(1)</sup>                                                                       |
|---------------------|---|----------------------------------|---------|------------------------------------|-------------------------------------------------------------------------------------------|
| PIN NAME (P1.x)     | х | FUNCTION                         | P1DIR.x | P1SEL.x                            | CAPD.x                                                                                    |
|                     |   | P1.0 <sup>(2)</sup> input/output | 0/1     | 0                                  | 0                                                                                         |
| D1 0/TACLK/ACLK/CAO | 0 | Timer_A2.TACLK/INCLK             | 0       | 1                                  | 0                                                                                         |
| P1.0/TACLK/ACLK/CA0 | 0 | ACLK                             | 1       | 1                                  | 0                                                                                         |
|                     |   | CA0 <sup>(3)</sup>               | X       | Х                                  | 0<br>0<br>1<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0                                  |
| D. 1.T.10(0.1)      |   | P1.1 (2) input/output            | 0/1     | 0                                  | 0                                                                                         |
|                     | 1 | Timer_A2.CCI0A                   | 0       | 1                                  | CAPD.x  0 0 0 0 1 0 0 0 1 0 0 0 0 1 1 0 0 1 1 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
| P1.1/TA0/CA1        | 1 | Timer_A2.TA0                     | 1       | 1                                  | 0                                                                                         |
|                     |   | CA1 <sup>(3)</sup>               | Х       | Х                                  | 1                                                                                         |
|                     |   | P1.2 <sup>(2)</sup> input/output | 0/1     | 0                                  | 0                                                                                         |
| D4 0/T44/C40        | 2 | Timer_A2.CCI1A                   | 0       | 1                                  | 0                                                                                         |
| P1.2/TA1/CA2        | 2 | Timer_A2.TA1                     | 1       | 1                                  | CAPD.x  0 0 0 1 0 0 0 1 0 0 0 1 0 0 1 0 0 0 0                                             |
|                     |   | CA2 <sup>(3)</sup>               | Х       | P1SEL.x  0  1  1  X  0  1  X  X  X | 1                                                                                         |
|                     |   | P1.3 <sup>(2)</sup> input/output | 0/1     | 0                                  | 0                                                                                         |
| D4 2/C4 OLIT/C42    |   | N/A                              | 0       | 1                                  | 0                                                                                         |
| P1.3/CAOUT/CA3      | 3 | CAOUT                            | 1       | 1                                  | 0                                                                                         |
|                     |   | CA3 <sup>(3)</sup>               | Х       | Х                                  | 1                                                                                         |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default after reset (PUC/POR)

<sup>(3)</sup> Setting the CAPD.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CAx input pin to the comparator multiplexer with the P2CAx bits automatically disables the input buffer for that pin, regardless of the state of the associated CAPD.x bit.



## Port P1 (P1.4 to P1.6) Pin Schematics, MSP430F20x1



Table 18. Control Signal "From Comparator\_A+"

| PIN NAME           | FUNCTION | SIGNAL "From Comparator_A+" = 1 |       |       |  |  |
|--------------------|----------|---------------------------------|-------|-------|--|--|
| PIN NAME           | FUNCTION | P2CA3                           | P2CA2 | P2CA1 |  |  |
| P1.4/SMCLK/CA4/TCK | CA4      | 1                               | 0     | 0     |  |  |
| P1.5/TA0/CA5/TMS   | CA5      | 1                               | 0     | 1     |  |  |
| P1.6/TA1/CA6/TDI   | CA6      | 1                               | 1     | 0     |  |  |



## Port P1 (P1.7) Pin Schematics, MSP430F20x1



Table 19. Control Signal "From Comparator\_A+"

| PIN NAME               | FUNCTION | SIGNAL "From Comparator_A+" = 1 |       |                  |  |  |
|------------------------|----------|---------------------------------|-------|------------------|--|--|
| PIN NAME               | FUNCTION | P2CA3                           | P2CA2 | A+" = 1<br>P2CA1 |  |  |
| P1.7/CAOUT/CA7/TDO/TDI | CA7      | 1                               | 1     | 1                |  |  |



#### Table 20. Port P1 (P1.4 to P1.7) Pin Functions, MSP430F20x1

| DIN NAME (D4)          |   | FUNCTION <sup>(1)</sup>          |         | CONTROL BIT | S / SIGNALS <sup>(2)</sup> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------|---|----------------------------------|---------|-------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN NAME (P1.x)        | X | FUNCTION                         | P1DIR.x | P1SEL.x     | CAPD.x                     | JTAG Mode  0 0 0 0 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                        |   | P1.4 <sup>(3)</sup> input/output | 0/1     | 0           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | N/A                              | 0       | 1           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| P1.4/SMCLK/CA4/TCK     | 4 | SMCLK                            | 1       | 1           | 0                          | PD.x JTAG Mode 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
|                        |   | CA4 <sup>(4)</sup>               | Х       | Х           | 1                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                        |   | TCK <sup>(5)</sup>               | Х       | Х           | Х                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | P1.5 <sup>(3)</sup> input/output | 0/1     | 0           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | N/A                              | 0       | 1           | 0                          | JTAG Mode  0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| P1.5/TA0/CA5/TMS       | 5 | Timer_A2.TA0                     | 1       | 1           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | CA5 <sup>(4)</sup>               | Х       | Х           | 1                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | TMS <sup>(5)</sup>               | Х       | Х           | Х                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | P1.6 <sup>(3)</sup> input/output | 0/1     | 0           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | N/A                              | 0       | 1           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| P1.6/TA1/CA6/TDI       | 6 | Timer_A2.TA1                     | 1       | 1           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | CA6 <sup>(4)</sup>               | Х       | Х           | 1                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | TDI <sup>(5)</sup>               | Х       | Х           | Х                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | P1.7 <sup>(3)</sup> input/output | 0/1     | 0           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | N/A                              | 0       | 1           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| P1.7/CAOUT/CA7/TDO/TDI | 7 | CAOUT                            | 1       | 1           | 0                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | CA7 <sup>(4)</sup>               | Х       | Х           | 1                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                        |   | TDO/TDI <sup>(5)(6)</sup>        | X       | Х           | Х                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

<sup>(1)</sup> N/A = Not available or not applicable

<sup>(2)</sup> X = Don't care

<sup>(3)</sup> Default after reset (PUC/POR)

<sup>(4)</sup> Setting the CAPD.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CAx input pin to the comparator multiplexer with the P2CAx bits automatically disables the input buffer for that pin, regardless of the state of the associated CAPD.x bit.

<sup>(5)</sup> In JTAG mode the internal pullup/down resistors are disabled.

<sup>(6)</sup> Function controlled by JTAG



## Port P2 (P2.6) Pin Schematics, MSP430F20x1



Table 21. Port P2 (P2.6) Pin Functions, MSP430F20x1

| DIN NAME (D2 x) | x | FUNCTION              | CONTROL BITS / SIGNALS |         |  |
|-----------------|---|-----------------------|------------------------|---------|--|
| PIN NAME (P2.x) |   | FUNCTION              | P2DIR.x                | P2SEL.x |  |
| P2.6/XIN/TA1    | 6 | P2.6 input/output     | 0/1                    | 0       |  |
|                 |   | XIN <sup>(1)(2)</sup> | 0                      | 1       |  |
|                 |   | Timer_A2.TA1          | 1                      | 1       |  |

<sup>(1)</sup> Default after reset (PUC/POR)

<sup>(2)</sup> XIN is used as digital clock input if the bits LFXT1Sx in register BCSCTL3 are set to 11.



## Port P2 (P2.7) Pin Schematics, MSP430F20x1



Table 22. Port P2 (P2.7) Pin Functions, MSP430F20x1

| DIN NAME (D2 v) |   | FUNCTION               | CONTROL BITS / SIGNALS |         |  |
|-----------------|---|------------------------|------------------------|---------|--|
| PIN NAME (P2.x) | X | FUNCTION               | P2DIR.x                | P2SEL.x |  |
| P2.7/XOUT       | 7 | P2.7 input/output      | 0/1                    | 0       |  |
|                 |   | DVSS                   | 0                      | 1       |  |
|                 |   | XOUT <sup>(1)(2)</sup> | 1                      | 1       |  |

<sup>(1)</sup> Default after reset (PUC/POR)

<sup>(2)</sup> If the pin P2.7/XOUT is used as an input a current can flow until P2SEL.7 is cleared due to the oscillator output driver connection to this pin after reset.



## **APPLICATION INFORMATION, MSP430F20X2**

## Port P1 (P1.0 to P1.2) Pin Schematics, MSP430F20x2





## Table 23. Port P1 (P1.0 to P1.2) Pin Functions, MSP430F20x2

| PIN NAME (P1.x)    |   | FUNCTION                         | CONTROL BITS / SIGNALS <sup>(1)(2)</sup> |         |           |       |  |
|--------------------|---|----------------------------------|------------------------------------------|---------|-----------|-------|--|
|                    | X |                                  | P1DIR.x                                  | P1SEL.x | ADC10AE.x | INCHx |  |
|                    |   | P1.0 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0         | N/A   |  |
| D4 O/TACLE/ACLE/AO | 0 | Timer_A2.TACLK/INCLK             | 0                                        | 1       | 0         | N/A   |  |
| P1.0/TACLK/ACLK/A0 | 0 | ACLK                             | 1                                        | 1       | 0         | N/A   |  |
|                    |   | A0 <sup>(4)</sup>                | X                                        | Х       | 1         | 0     |  |
|                    |   | P1.1 (3) input/output            | 0/1                                      | 0       | 0         | N/A   |  |
| D4 4/TAO/A4        | 4 | Timer_A2.CCI0A                   | 0                                        | 1       | 0         | N/A   |  |
| P1.1/TA0/A1        | 1 | Timer_A2.TA0                     | 1                                        | 1       | 0         | N/A   |  |
|                    |   | A1 <sup>(4)</sup>                | X                                        | Х       | 1         | 1     |  |
| P1.2/TA1/A2        |   | P1.2 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0         | N/A   |  |
|                    |   | Timer_A2.CCI1A                   | 0                                        | 1       | 0         | N/A   |  |
|                    | 2 | Timer_A2.TA1                     | 1                                        | 1       | 0         | N/A   |  |
|                    |   | A2 <sup>(4)</sup>                | Х                                        | Х       | 1         | 2     |  |

<sup>(1)</sup> X = Don't care

N/A = Not available or not applicable

Default after reset (PUC/POR)
Setting the ADC10AE.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



## Port P1 (P1.3) Pin Schematics, MSP430F20x2



Table 24. Port P1 (P1.3) Pin Functions, MSP430F20x2

| PIN NAME (P1.x)                    | х | FUNCTION                         | CONTROL BITS / SIGNALS <sup>(1)(2)</sup> |         |           |       |  |
|------------------------------------|---|----------------------------------|------------------------------------------|---------|-----------|-------|--|
|                                    |   |                                  | P1DIR.x                                  | P1SEL.x | ADC10AE.x | INCHx |  |
| P1.3/ADC10CLK/A3/ VREF-<br>/VeREF- | 3 | P1.3 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0         | N/A   |  |
|                                    |   | N/A                              | 0                                        | 1       | 0         | N/A   |  |
|                                    |   | ADC10CLK                         | 1                                        | 1       | 0         | N/A   |  |
|                                    |   | A3 <sup>(4)</sup>                | Х                                        | X       | 1         | 3     |  |
|                                    |   | VREF-/VeREF-(4)(5)               | Х                                        | Х       | 1         | N/A   |  |

- (1) X = Don't care
- (2) N/A = Not available or not applicable
- (3) Default after reset (PUC/POR)
- (4) Setting the ADC10AE.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.
- (5) An applied voltage is used as negative reference if bit SREF3 in register ADC10CTL0 is set.



# Port P1 (P1.4) Pin Schematic, MSP430F20x2





## Port P1 (P1.5) Pin Schematics, MSP430F20x2





# Port P1 (P1.6) Pin Schematics, MSP430F20x2





## Port P1 (P1.7) Pin Schematics, MSP430F20x2





#### Table 25. Port P1 (P1.4 to P1.7) Pin Functions, MSP430F20x2

| DINI NAME (D4 x)            |   | FUNCTION                         | CONTROL BITS / SIGNALS <sup>(1)(2)</sup> |         |        |           |       |           |  |
|-----------------------------|---|----------------------------------|------------------------------------------|---------|--------|-----------|-------|-----------|--|
| PIN NAME (P1.x)             | х | FUNCTION                         | P1DIR.x                                  | P1SEL.x | USIP.x | ADC10AE.x | INCHx | JTAG Mode |  |
|                             |   | P1.4 <sup>(3)</sup> input/output | 0/1                                      | 0       | N/A    | 0         | N/A   | 0         |  |
|                             |   | N/A                              | 0                                        | 1       | N/A    | 0         | N/A   | 0         |  |
| P1.4/SMCLK/A4/              | 4 | SMCLK                            | 1                                        | 1       | N/A    | 0         | N/A   | 0         |  |
| VREF+/VeREF+/TCK            | 4 | A4 <sup>(4)</sup>                | Х                                        | Х       | N/A    | 1         | 4     | 0         |  |
|                             |   | VREF+/VeREF+(4)(5)               | Х                                        | Х       | N/A    | 1         | N/A   | 0         |  |
|                             |   | TCK <sup>(6)</sup>               | Х                                        | Х       | N/A    | Х         | Х     | 1         |  |
|                             |   | P1.5 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0      | 0         | N/A   | 0         |  |
|                             |   | N/A                              | 0                                        | 1       | 0      | 0         | N/A   | 0         |  |
| P1.5/TA0/SCLK/A5/TMS        | 5 | Timer_A2.TA0                     | 1                                        | 1       | 0      | 0         | N/A   | 0         |  |
| P1.5/TAU/SCLK/A5/TMS        | 5 | SCLK                             | Х                                        | Х       | 1      | 0         | N/A   | 0         |  |
|                             |   | A5 <sup>(4)</sup>                | Х                                        | Х       | Х      | 1         | 5     | 0         |  |
|                             |   | TMS <sup>(6)</sup>               | Х                                        | Х       | Х      | Х         | Х     | 1         |  |
|                             |   | P1.6 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0      | 0         | N/A   | 0         |  |
|                             |   | Timer_A2.CCI1B                   | 0                                        | 1       | 0      | 0         | N/A   | 0         |  |
| D4 C/TA4/0D0/001 /AC/TD1    |   | Timer_A2.TA1                     | 1                                        | 1       | 0      | 0         | N/A   | 0         |  |
| P1.6/TA1/SDO/SCL/A6/TDI     | 6 | SDO (SPI) / SCL (I2C)            | Х                                        | Х       | 1      | 0         | N/A   | 0         |  |
|                             |   | A6 <sup>(4)</sup>                | Х                                        | Х       | Х      | 1         | 6     | 0         |  |
|                             |   | TDI <sup>(6)</sup>               | Х                                        | Х       | Х      | Х         | Х     | 1         |  |
|                             |   | P1.7 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0      | 0         | N/A   | 0         |  |
|                             |   | N/A                              | 0                                        | 1       | 0      | 0         | N/A   | 0         |  |
| D4 7/00//00 A /A 7/TD O/TD/ | _ | DVSS                             | 1                                        | 1       | 0      | 0         | N/A   | 0         |  |
| P1.7/SDI/SDA/A7/TDO/TDI     | 7 | SDI (SPI) / SDA (I2C)            | Х                                        | Х       | 1      | 0         | N/A   | 0         |  |
|                             |   | A7 <sup>(4)</sup>                | Х                                        | Х       | Х      | 1         | 7     | 0         |  |
|                             |   | TDO/TDI (6) (7)                  | Х                                        | Х       | Х      | Х         | Х     | 1         |  |

- (1) X = Don't care
- N/A = Not available or not applicable Default after reset (PUC/POR) (2)
- Setting the ADC10AE.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.
- (5) The reference voltage is output if bit REFOUT in register ADC10CTL0 is set. An applied voltage is used as positive reference if bits SREF0/1 in register ADC10CTL0 are set to 10 or 11.
- In JTAG mode the internal pullup/down resistors are disabled.
- Function controlled by JTAG.



## Port P2 (P2.6) Pin Schematics, MSP430F20x2



Table 26. Port P2 (P2.6) Pin Functions, MSP430F20x2

| DIN NAME (D2 x) | x | FUNCTION              | CONTROL BITS / SIGNALS |         |  |
|-----------------|---|-----------------------|------------------------|---------|--|
| PIN NAME (P2.x) |   | FUNCTION              | P2DIR.x                | P2SEL.x |  |
| P2.6/XIN/TA1    | 6 | P2.6 input/output     | 0/1                    | 0       |  |
|                 |   | XIN <sup>(1)(2)</sup> | 0                      | 1       |  |
|                 |   | Timer_A2.TA1          | 1                      | 1       |  |

<sup>(1)</sup> Default after reset (PUC/POR)

<sup>(2)</sup> XIN is used as digital clock input if the bits LFXT1Sx in register BCSCTL3 are set to 11.



## Port P2 (P2.7) Pin Schematics, MSP430F20x2



Table 27. Port P2 (P2.7) Pin Functions, MSP430F20x2

| DIN NAME (D2 v) |   | FUNCTION               | CONTROL BITS / SIGNALS |         |  |
|-----------------|---|------------------------|------------------------|---------|--|
| PIN NAME (P2.x) | X | FUNCTION               | P2DIR.x                | P2SEL.x |  |
| P2.7/XOUT       | 7 | P2.7 input/output      | 0/1                    | 0       |  |
|                 |   | DVSS                   | 0                      | 1       |  |
|                 |   | XOUT <sup>(1)(2)</sup> | 1                      | 1       |  |

<sup>(1)</sup> Default after reset (PUC/POR)

<sup>(2)</sup> If the pin P2.7/XOUT is used as an input a current can flow until P2SEL.7 is cleared due to the oscillator output driver connection to this pin after reset.



## **APPLICATION INFORMATION, MSP430F20X3**

## Port P1 (P1.0) Pin Schematics, MSP430F20x3





# Port P1 (P1.1) Pin Schematics, MSP430F20x3





## Port P1 (P1.2) Pin Schematics, MSP430F20x3





# Port P1 (P1.3) Pin Schematics, MSP430F20x3





## Table 28. Port P1 (P1.0 to P1.3) Pin Functions, MSP430F20x3

| DINI NIAME (D4)     |   | FUNCTION                         | CONTROL BITS / SIGNALS <sup>(1)(2)</sup> |         |          |       |  |
|---------------------|---|----------------------------------|------------------------------------------|---------|----------|-------|--|
| PIN NAME (P1.x)     | x |                                  | P1DIR.x                                  | P1SEL.x | SD16AE.x | INCHx |  |
|                     |   | P1.0 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0        | N/A   |  |
| 74 0/TACLK/ACLK/AC. | 0 | Timer_A2.TACLK/INCLK             | 0                                        | 1       | 0        | N/A   |  |
| P1.0/TACLK/ACLK/A0+ | 0 | ACLK                             | 1                                        | 1       | 0        | N/A   |  |
|                     |   | A0+ <sup>(4)</sup>               | X                                        | Х       | 1        | 0     |  |
|                     |   | P1.1 (3) input/output            | 0/1                                      | 0       | 0        | N/A   |  |
|                     |   | Timer_A2.CCI0A                   | 0                                        | 1       | 0        | N/A   |  |
| P1.1/TA0/A0-/A4+    | 1 | Timer_A2.TA0                     | 1                                        | 1       | 0        | N/A   |  |
|                     |   | A0- <sup>(4)(5)</sup>            | Х                                        | Х       | 1        | 0     |  |
|                     |   | A4+ <sup>(4)</sup>               | Х                                        | Х       | 1        | 4     |  |
|                     |   | P1.2 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0        | N/A   |  |
|                     |   | Timer_A2.CCI1A                   | 0                                        | 1       | 0        | N/A   |  |
| P1.2/TA1/A1+/A4-    | 2 | Timer_A2.TA1                     | 1                                        | 1       | 0        | N/A   |  |
|                     |   | A1+ <sup>(4)</sup>               | Х                                        | Х       | 1        | 1     |  |
|                     |   | A4- <sup>(4)(5)</sup>            | Х                                        | Х       | 1        | 4     |  |
| P1.3/VREF/A1-       | 3 | P1.3 <sup>(3)</sup> input/output | 0/1                                      | 0       | 0        | N/A   |  |
|                     |   | VREF                             | Х                                        | 1       | 0        | N/A   |  |
|                     |   | A1- <sup>(4)(5)</sup>            | Х                                        | Х       | 1        | 1     |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> N/A = Not available or not applicable

<sup>(3)</sup> Default after reset (PUC/POR)

<sup>(4)</sup> Setting the SD16AE.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(5)</sup> With SD16AE.x = 0 the negative inputs are connected to VSS if the corresponding input is selected.



# Port P1 (P1.4) Pin Schematics, MSP430F20x3





## Port P1 (P1.5) Pin Schematics, MSP430F20x3





### Port P1 (P1.6) Pin Schematics, MSP430F20x3





### Port P1 (P1.7) Pin Schematics, MSP430F20x3





#### Table 29. Port P1 (P1.4 to P1.7) Pin Functions, MSP430F20x3

| DIN NAME (D4)             |   | FUNCTION                         |         | (       | CONTROL BIT | S / SIGNALS <sup>(1)(2</sup>                                                                                              | )                                                             |           |
|---------------------------|---|----------------------------------|---------|---------|-------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------|
| PIN NAME (P1.x)           | x | FUNCTION                         | P1DIR.x | P1SEL.x | USIP.x      | SD16AE.x                                                                                                                  | INCHx                                                         | JTAG Mode |
|                           |   | P1.4 <sup>(3)</sup> input/output | 0/1     | 0       | N/A         | 0                                                                                                                         | N/A                                                           | 0         |
|                           |   | N/A                              | 0       | 1       | N/A         | 0                                                                                                                         | N/A                                                           | 0         |
| P1.4/SMCLK/A2+/TCK        | 4 | SMCLK                            | 1       | 1       | N/A         | 0                                                                                                                         | N/A                                                           | 0         |
|                           |   | A2+ <sup>(4)</sup>               | Х       | Х       | N/A         | 1                                                                                                                         | 2                                                             | 0         |
|                           |   | TCK <sup>(5)</sup>               | Х       | Х       | N/A         | Х                                                                                                                         | Х                                                             | 1         |
|                           |   | P1.5 <sup>(3)</sup> input/output | 0/1     | 0       | 0           | 0                                                                                                                         | N/A                                                           | 0         |
|                           |   | N/A                              | 0       | 1       | 0           | 0                                                                                                                         | N/A                                                           | 0         |
| D4 5/TA 0/00 LK/A 0 /TA 0 | _ | Timer_A2.TA0                     | 1       | 1       | 0           | 0                                                                                                                         | N/A                                                           | 0         |
| P1.5/TA0/SCLK/A2-/TMS     | 5 | SCLK                             | Х       | Х       | 1           | 0                                                                                                                         | N/A                                                           | 0         |
|                           |   | A2- <sup>(4)(6)</sup>            | Х       | Х       | Х           | 1                                                                                                                         | 2                                                             | 0         |
|                           |   | TMS <sup>(5)</sup>               | Х       | Х       | Х           | Х                                                                                                                         | Х                                                             | 1         |
|                           |   | P1.6 <sup>(3)</sup> input/output | 0/1     | 0       | 0           | 0                                                                                                                         | N/A                                                           | 0         |
|                           |   | Timer_A2.CCI1B                   | 0       | 1       | 0           | 0                                                                                                                         | N/A                                                           | 0         |
| P1.6/TA1/SDO/SCL/         |   | Timer_A2.TA1                     | 1       | 1       | 0           | 0                                                                                                                         | N/A                                                           | 0         |
| A3+/TDI                   | 6 | SDO (SPI) / SCL (I2C)            | Х       | Х       | 1           | 0                                                                                                                         | N/A                                                           | 0         |
|                           |   | A3+ <sup>(4)</sup>               | Х       | Х       | Х           | 1                                                                                                                         | 3                                                             | 0         |
|                           |   | TDI <sup>(5)</sup>               | Х       | Х       | Х           | Х                                                                                                                         | Х                                                             | 1         |
|                           |   | P1.7 <sup>(3)</sup> input/output | 0/1     | 0       | 0           | 0                                                                                                                         | N/A                                                           | 0         |
|                           |   | N/A                              | 0       | 1       | 0           | 0                                                                                                                         | N/A                                                           | 0         |
| P1.7/SDI/SDA/A3-/         | _ | DVSS                             | 1       | 1       | 0           | 1 2 X X O N/A | N/A                                                           | 0         |
| TDO/TDI                   | 7 | SDI (SPI) / SDA (I2C)            | Х       | Х       | 1           | 0                                                                                                                         | N/A                                                           | 0         |
|                           |   | A3- <sup>(4)(6)</sup>            | Х       | Х       | Х           | 1                                                                                                                         | 3                                                             | 0         |
|                           |   | TDO/TDI <sup>(7)(5)</sup>        | Х       | Х       | Х           | Х                                                                                                                         | INCHx N/A N/A N/A 2 X N/A | 1         |

<sup>(1)</sup> X = Don't care

 <sup>(2)</sup> N/A = Not available or not applicable
 (3) Default after reset (PUC/POR)

Setting the SD16AE.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

In JTAG mode, the internal pullup and pulldown resistors are disabled.

With SD16AE.x = 0 the negative inputs are connected to VSS if the corresponding input is selected.

<sup>(7)</sup> Function controlled by JTAG



### Port P2 (P2.6) Pin Schematics, MSP430F20x3



Table 30. Port P2 (P2.6) Pin Functions, MSP430F20x3

| DINI NAME (DO v) |   | FUNCTION              | CONTROL BITS / SIGNALS |         |  |  |
|------------------|---|-----------------------|------------------------|---------|--|--|
| PIN NAME (P2.x)  | Х | FUNCTION              | P2DIR.x                | P2SEL.x |  |  |
|                  | 6 | P2.6 input/output     | 0/1                    | 0       |  |  |
| P2.6/XIN/TA1     |   | XIN <sup>(1)(2)</sup> | 0                      | 1       |  |  |
|                  |   | Timer_A2.TA1          | 1                      | 1       |  |  |

<sup>(1)</sup> Default after reset (PUC/POR)

<sup>(2)</sup> XIN is used as digital clock input if the bits LFXT1Sx in register BCSCTL3 are set to 11.



### Port P2 (P2.7) Pin Schematics, MSP430F20x3



Table 31. Port P2 (P2.7) Pin Functions, MSP430F20x3

| DIN NAME (D2 v) |   | FUNCTION               | CONTROL BITS / SIGNALS |         |  |  |
|-----------------|---|------------------------|------------------------|---------|--|--|
| PIN NAME (P2.x) | X | FUNCTION               | P2DIR.x                | P2SEL.x |  |  |
|                 | 7 | P2.7 input/output      | 0/1                    | 0       |  |  |
| P2.7/XOUT       |   | DVSS                   | 0                      | 1       |  |  |
|                 |   | XOUT <sup>(1)(2)</sup> | 1                      | 1       |  |  |

<sup>(1)</sup> Default after reset (PUC/POR)

<sup>(2)</sup> If the pin P2.7/XOUT is used as an input a current can flow until P2SEL.7 is cleared due to the oscillator output driver connection to this pin after reset.



### **REVISION HISTORY**

| LITERATURE<br>NUMBER | SUMMARY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLAS491              | Preliminary PRODUCT PREVIEW data sheet release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SLAS491A             | Production data sheet release for MSP430F20x3I. Updated specification and added characterization graphs.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SLAS491B             | Production data sheet release for MSP430F20x3T, MSP430F20x1I and MSP430F20x1T.  105°C characterization results added.  SD16_A SINAD characterization results for MSP430F20x3.  RSA package added.  Updated SD16_A Power Supply Rejection specification.  DCO Calibration Register names: lower case "z" changed to upper case "Z".  Vhys(B_IT-) MAX specification increased from 180 mV to 210 mV.  MIN and MAX percentages for "calibrated DCO frequencies - tolerance over supply voltage VCC" corrected from 2.5% to 3.0% to match the specified frequency ranges. |
| SLAS491C             | Production data sheet release for MSP430F20x2I and MSP430F20x2T.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SLAS491D             | Changed f <sub>ACLK</sub> to 0 Hz in I <sub>LPM4</sub> test conditions in Low-Power Mode Supply Currents (Into V <sub>CC</sub> ) Excluding External Current.                                                                                                                                                                                                                                                                                                                                                                                                          |
| SLAS491E             | Changed T <sub>stg</sub> maximum for programmed devices to 150°C in Absolute Maximum Ratings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SLAS491F             | Added ADC10 data transfer registers to Peripheral File Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SLAS491G             | Changed Test Conditions for "Duty cycle, LF mode" in Crystal Oscillator, XT1, Low-Frequency Mode. Changed note (1) on 10-Bit ADC, Built-In Voltage Reference. Changed USIP.x Control Bits in Table 25 and Table 29.                                                                                                                                                                                                                                                                                                                                                   |
| SLAS491H             | Changed T <sub>stg</sub> , Programmed device, to -55°C to 150°C in Absolute Maximum Ratings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SLAS491I             | Added typical value test conditions to Recommended Operating Conditions.  Added note (2) to POR and Brownout Reset (BOR).                                                                                                                                                                                                                                                                                                                                                                                                                                             |





11-Apr-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| MSP430F2001IN    | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | MSP430F2001       | Samples |
| MSP430F2001IPW   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2001             | Samples |
| MSP430F2001IPWR  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2001             | Samples |
| MSP430F2001IRSAR | ACTIVE | QFN          | RSA                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2001     | Samples |
| MSP430F2001IRSAT | ACTIVE | QFN          | RSA                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2001     | Samples |
| MSP430F2001TN    | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | MSP430F2001T      | Samples |
| MSP430F2001TPW   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2001T            | Samples |
| MSP430F2001TPWR  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2001T            | Samples |
| MSP430F2001TRSAR | ACTIVE | QFN          | RSA                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2001T    | Samples |
| MSP430F2001TRSAT | ACTIVE | QFN          | RSA                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2001T    | Samples |
| MSP430F2002IN    | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | MSP430F2002       | Samples |
| MSP430F2002IPW   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2002             | Samples |
| MSP430F2002IPWR  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2002             | Samples |
| MSP430F2002IRSAR | ACTIVE | QFN          | RSA                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2002     | Samples |
| MSP430F2002IRSAT | ACTIVE | QFN          | RSA                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2002     | Samples |
| MSP430F2002TN    | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | MSP430F2002T      | Samples |
| MSP430F2002TPW   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2002T            | Samples |



www.ti.com

11-Apr-2013

| Orderable Device | Status | Package Type | -       | Pins | ·    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                 |              | (4)               |         |
| MSP430F2002TPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2002T            | Samples |
| MSP430F2002TRSAR | ACTIVE | QFN          | RSA     | 16   | 3000 | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2002T    | Samples |
| MSP430F2002TRSAT | ACTIVE | QFN          | RSA     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2002T    | Samples |
| MSP430F2003IN    | ACTIVE | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | MSP430F2003       | Samples |
| MSP430F2003IPW   | ACTIVE | TSSOP        | PW      | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2003             | Samples |
| MSP430F2003IPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2003             | Samples |
| MSP430F2003IRSAR | ACTIVE | QFN          | RSA     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2003     | Samples |
| MSP430F2003IRSAT | ACTIVE | QFN          | RSA     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2003     | Samples |
| MSP430F2003TN    | ACTIVE | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | MSP430F2003T      | Samples |
| MSP430F2003TPW   | ACTIVE | TSSOP        | PW      | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2003T            | Samples |
| MSP430F2003TPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2003T            | Samples |
| MSP430F2003TRSAR | ACTIVE | QFN          | RSA     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2003T    | Samples |
| MSP430F2003TRSAT | ACTIVE | QFN          | RSA     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2003T    | Samples |
| MSP430F2011IN    | ACTIVE | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | MSP430F2011       | Samples |
| MSP430F2011IPW   | ACTIVE | TSSOP        | PW      | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2011             | Samples |
| MSP430F2011IPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2011             | Samples |
| MSP430F2011IRSAR | ACTIVE | QFN          | RSA     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2011     | Samples |
| MSP430F2011IRSAT | ACTIVE | QFN          | RSA     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2011     | Samples |





www.ti.com

11-Apr-2013

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4)               |         |
| MSP430F2011TN    | ACTIVE | PDIP         | N       | 14   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | MSP430F2011T      | Samples |
| MSP430F2011TPW   | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2011T            | Samples |
| MSP430F2011TPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2011T            | Samples |
| MSP430F2011TRSAR | ACTIVE | QFN          | RSA     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2011T    | Samples |
| MSP430F2011TRSAT | ACTIVE | QFN          | RSA     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2011T    | Samples |
| MSP430F2012IN    | ACTIVE | PDIP         | N       | 14   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | MSP430F2012       | Samples |
| MSP430F2012IPW   | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2012             | Samples |
| MSP430F2012IPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2012             | Sample  |
| MSP430F2012IRSAR | ACTIVE | QFN          | RSA     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2012     | Samples |
| MSP430F2012IRSAT | ACTIVE | QFN          | RSA     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2012     | Samples |
| MSP430F2012TN    | ACTIVE | PDIP         | N       | 14   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | MSP430F2012T      | Sample  |
| MSP430F2012TPW   | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2012T            | Sample  |
| MSP430F2012TPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2012T            | Sample  |
| MSP430F2012TRSAR | ACTIVE | QFN          | RSA     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2012T    | Sample  |
| MSP430F2012TRSAT | ACTIVE | QFN          | RSA     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2012T    | Sample  |
| MSP430F2013IN    | ACTIVE | PDIP         | N       | 14   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | MSP430F2013       | Sample  |
| MSP430F2013IPW   | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2013             | Samples |
| MSP430F2013IPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | F2013             | Sample  |



www.ti.com

### PACKAGE OPTION ADDENDUM

11-Apr-2013

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                 |              | (4)               |         |
| MSP430F2013IRSAR | ACTIVE | QFN          | RSA     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2013     | Samples |
| MSP430F2013IRSAT | ACTIVE | QFN          | RSA     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430F<br>2013     | Samples |
| MSP430F2013TN    | ACTIVE | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | MSP430F2013T      | Samples |
| MSP430F2013TPW   | ACTIVE | TSSOP        | PW      | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2013T            | Samples |
| MSP430F2013TPWR  | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | F2013T            | Samples |
| MSP430F2013TRSAR | ACTIVE | QFN          | RSA     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2013T    | Samples |
| MSP430F2013TRSAT | ACTIVE | QFN          | RSA     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | M430F<br>2013T    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.



### PACKAGE OPTION ADDENDUM

11-Apr-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF MSP430F2013:

■ Enhanced Product: MSP430F2013-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

### PACKAGE MATERIALS INFORMATION

www.ti.com 15-Feb-2016

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F2001IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2001IRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2001IRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2001TPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2001TRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2001TRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2002IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2002IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2002IRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2002IRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2002TPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2002TPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2002TRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2002TRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2003IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2003IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2003IRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2003IRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Feb-2016

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F2003TPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2003TPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2003TRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2003TRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2003TRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2011IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2011IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2011IRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2011IRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2011TPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2011TRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2011TRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2012IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2012IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2012IRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2012IRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2012TPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2012TRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2012TRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2013IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2013IRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2013IRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2013TPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MSP430F2013TRSAR | QFN             | RSA                | 16   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430F2013TRSAT | QFN             | RSA                | 16   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com 15-Feb-2016



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F2001IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2001IRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2001IRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2001TPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2001TRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2001TRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2002IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| MSP430F2002IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2002IRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2002IRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2002TPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2002TPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| MSP430F2002TRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2002TRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2003IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2003IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| MSP430F2003IRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2003IRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2003TPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2003TPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Feb-2016

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F2003TRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2003TRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2003TRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2011IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2011IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| MSP430F2011IRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2011IRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2011TPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2011TRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2011TRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2012IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| MSP430F2012IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2012IRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2012IRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2012TPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2012TRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2012TRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2013IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2013IRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2013IRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2013TPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F2013TRSAR | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430F2013TRSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# RSA (S-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



### RSA (S-PVQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES:

A. All linear dimensions are in millimeters



# RSA (S-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>