# Arch2025 RISC-V Lab6

| Title                     | Student Name | Student ID  | Date      |
|---------------------------|--------------|-------------|-----------|
| Exceptions and Interrupts | Zecyel (朱程炀) | 23300240014 | 2025.5.17 |

## 1. 实验要求&运行结果

实现一个支持四种异常(指令不对齐、访存地址不对齐、非法指令、ecall)和三种中断(软件中断、时钟中断、外部中断)的五级流水线 CPU。

```
The image is ./ready-to-run/lab6/lab6-test.bin
Using simulated 256MB RAM
Single test passed.
Run sys-test
trap here, epc 8000600c, cause 8
Test ecall_u [OK]
trap here, epc 8000608c, cause 8
trap here, epc 8000602e, cause 0
Test instr_misalign [OK]
trap here, epc 8000608c, cause 8
trap here, epc 80006040, cause 4
Test load misalign [OK]
trap here, epc 8000608c, cause 8
trap here, epc 80006050, cause 6
Test store misalign [OK]
trap here, epc 8000608c, cause 8
trap here, epc 800060cc, cause 80000000000000007
Test timer_intr [OK]
trap here, epc 8000608c, cause 8
trap here, epc 8000800c, cause 80000000000000003
Test software intr [OK]
trap here, epc 8000607c, cause 8
Timer interrupt in test_trap, this should happen 50 times.
Timer interrupt in test_trap, this should happen 50 times.
Timer interrupt in test_trap, this should happen 50 times.
Timer interrupt in test trap, this should happen 50 times.
```

Timer interrupt in test\_trap, this should happen 50 times.
Timer interrupt in test\_trap, this should happen 50 times.

```
Timer interrupt in test_trap, this should happen 50 times.

Timer interrupt in test_trap, this should happen 50 times.

Timer interrupt in test_trap, this should happen 50 times.

Timer interrupt in test_trap, this should happen 50 times.

Timer interrupt in test_trap, this should happen 50 times.

Test m_trap [OK]

Privileged test finished.

Exit with code = 0

^CCore 0: SOME SIGNAL STOPS THE PROGRAM at pc = 0x0

total guest instructions = 0

instrCnt = 0, cycleCnt = 0, IPC = -nan

Seed=0 Guest cycle spent: 75614791 (this will be different fr
```

## 2. 代码实现

由于我们在 lab5 已经正确地实现了 ecall 的处理逻辑,所以这次 lab 相对简单,只需要仿照 ecall 的处理逻辑,再添加几条相同的处理管线即可。

## 2.1 指令地址不对齐

由于指令地址不对齐只发生在跳转到的地址不对齐,所以只需要检查 jmp 的情况即可。

```
if (jump.do_jump == 1 && jump.dest_addr[1:0] != 0) begin
    if_id_state.trap.trap_valid <= 1;
    if_id_state.trap.trap_code <= 0; // pc unaligned
    if_id_state.trap.is_exception <= 1;
    if_id_state.inst <= 0; // send a fake nop
    if_id_state.valid <= 0;
end</pre>
```

#### 2.2 访存地址不对齐

根据指令的类型,对访存地址进行检查。异常的处理方式和指令地址不对齐类似。

```
module align_check
   import common::*;
   import instruction::*;
(
   input instruction_type op,
```

## 2.3 非法指令

在原先的程序中,译码器将所有不能识别的程序都当成 NOP,只需将其修改成 ILLEGAL\_INST 即可。

```
if (op == ILLEGAL_INST) begin
  id_ex_state.trap.trap_valid = 1;
  id_ex_state.trap.trap_code = 2; // illegal instruction
  id_ex_state.trap.is_exception = 1;
end
```

## 2.4 外部中断

中断处理的条件是满足下面之一 (1) 刚收到一个中断信号 (2) 刚执行过 mret (3) mip, mie, mstatus 刚被CSR写入修改过。

在实际的测试用例中,由于有这一段测试:

```
loop:
    addi    s1,s1,-1
    beqz    s1,80008094 <m_test_trap_fail>
    csrsi    mstatus,8
    csrci    mstatus,8
    bgez    s0,8000803c <loop>
```

这段程序反复开关中断使能位,所以其实将(1)和(3)写了比较好。而我实现的 CPU 在每个时钟上升沿都对外部中断进行了检查,能完美涵盖(1)(2)(3)中的要求。下面是 fetch.sv 中的部分代码。

```
if ((priviledge_mode == MACHINE_MODE && mstatus[3] == 1 ||
priviledge_mode == USER_MODE) && (trint && mie[7] == 1 || swint &&
mie[3] == 1 || exint && mie[11] == 1) && current_int_handling ==
0) begin
    if_id_state.trap.trap_valid <= 1;</pre>
    if (swint && mie[3] == 1) begin
        if_id_state.trap.trap_code <= 3;</pre>
        current_int_handling <= 2;</pre>
    end else if (trint && mie[7] == 1) begin
        if_id_state.trap.trap_code <= 7;</pre>
        current_int_handling <= 1;</pre>
    end else if (exint && mie[11] == 1) begin
        if_id_state.trap.trap_code <= 11;</pre>
        current_int_handling <= 3;</pre>
    end
end
```

其余部分可以像指令地址不对齐中处理的那样,发送一条假的指令即可。

## 3. 实验心得

助教们都很帅! 很负责! 很厉害! 要是能给我的实验报告打高分就更帅了!

感谢 ♥ 在写 Lab 时给我提供的精神支持。