

# RAK310 802.11b/g/n Wi-Fi® Module Data Sheet



# **Content**

| 1. Functional Description                   | 1  |
|---------------------------------------------|----|
| 1.1 Host Interface                          | 1  |
| 1.2 WLAN                                    | 1  |
| 1.2.1 MAC                                   | 1  |
| 1.2.2 Baseband Processor                    | 1  |
| 1.2.3 Internal Frequency                    | 1  |
| 1.2.4 Power Management                      | 1  |
| 1.2.5 RF Circuit                            | 2  |
| 2. Electrical Characteristics               | 2  |
| 2.1 Absolute Maximum                        | 2  |
| 2.2 Recommended Operating Parameters        | 2  |
| 2.3 DC Electrical Characteristics           | 3  |
| 2.4 RF Electrical Characteristics           | 3  |
| 3. AC Specification                         | 4  |
| 3.1 SDIO Interface Timing Diagram           | 4  |
| 3.2 SDIO Interface Timing Requirement       | 5  |
| 3.3 Reset Timing                            | 5  |
| 4. Pin Definition                           | 7  |
| 4.1 Module Pin Assignment                   | 7  |
| 4.2 Module Pin Description                  | 7  |
| 5. Hardware Introduction                    | 9  |
| 5.1 Top View                                | 9  |
| 5.2 Bottom View                             | 9  |
| 5.3 RAK310 Recommended PCB Mechanical Size  | 9  |
| 6. Design Reference                         | 10 |
| 6.1 Design Reference in SDIO Interface Mode | 10 |
| 7. Power Management                         | 11 |
| 8. Manufacturing Guidance                   | 11 |
| 9. Order Information                        | 12 |
| 9.1 Contact and Address                     | 12 |
| 9.2 Product Information                     | 12 |



# **Revision History**

| Date Modified | Revision | Summary of Changes                           |
|---------------|----------|----------------------------------------------|
| 2012.09.12    | V1.0.1   | 1. PCB mechanical size, added size labels to |
|               |          | module.                                      |
|               |          | 2. Added power management content.           |
| 2013.03.21    | V1.0.2   | 1. Update 22th pin definition and schematic  |
|               |          | symbol pin definition                        |
|               |          | 2. Update SDIO interface reference design    |
|               |          | 3. Modify PCB footprint dimension            |



### **Devices Overview**

RAK310is an ultra-low-power, low-cost module that fully supports of major encryption modes as well as WAPI encryption mode, a Wi-Fi ® module with SDIO interface that supports 802.11b/g/nprotocol. The module internally integrates RF station, balun, RF switch, crystal oscillator and power switch circuit, enabling fast hardware design. Plus, maturely powered by Linux and Android environmentsimplifies customer software design.

### **Devices Features**

- Support IEEE 802.11b/g/n wireless standards, IEEE 802.11n uniflow, enabling high throughput rate
- ➤ Support SDIO 1.0 & 2.0 interfaces
- Reservation for Bluetooth coexist

- Support WEP, WPA/WPA2-PSK,TKIP encryptions
- ➤ Infrastructure mode, Ad-Hoc mode
- Support WIFI Direct
- Support WAPI
- Completely WLAN drive under different OS, such as Linux and Android
- ➤ Power supply: 3.14~3.46V
- ➤ Working temperature: -40~+85°C
- Moisture sensitive level (MSL) Level 3
- Package size:21.34mmx19.05mmx2.5mm

### **Key Applications**

- Tablet PC
- Medical Device
- > Industrial Handset
- > Industrial automation and measurement
- WIFI Camera
- ➤ Internet-based Consumer electronics, like playing station

### **RAK 310 System Diagram**





# 1. Functional Description

### 1.1 Host Interface

- > SDIO Interface
  - SDIO 1.0 & 2.0 compatible
  - Support SDIO 1bit, 4bit mode
  - Maximum clock frequency: 50MHz

### **1.2 WLAN**

### 1.2.1 MAC

- ➤ Comply with IEEE802.11b/g/n standards
- ➤ Support WEP, WPA/WPA2-PSK, TKIP, AES encryptions
- Support WPS-PBC

#### 1.2.2 Baseband Processor

- Support DSSS (1, 2Mbps), CCK(1, 2, 5.5, 11Mbps), OFDM (6, 9, 12, 18, 24, 36, 48, 54Mbps), HT20 (MCS0 MCS7)
- Adopt Orthogonal Frequency Division Multiplexing (OFDM) technology, combining with BPSK, QPSK, 16-QAM and 64-QAM; 820.11b with CCK and DSSSmodulation technology

### 1.2.3 Internal Frequency

➤ Internally integrate26MHzhigh-accuracy reference clock, simplifying clock circuit design

### 1.2.4 Power Management

- ➤ Internally integrate power management module, supporting 5 power working states: OFF state, HOST-OFF state, SLEEP state, WAKE-UP state, ON state
- ➤ Internally power supply switch: with external 3.3V main power supply only, switching to internal power management module to supply, and performing management



### 1.2.5 RF Circuit

- ➤ Internally integrate power amplifier, transceiver, transceivingbalun and RF switch
- > Externally connect RF part to antenna through u.FL interface
- ➤ Highly integrated RF circuit greatly simplifies RF design, without need to concern the RF circuit of Wi-Fi part

### 2. Electrical Characteristics

### 2.1 Absolute Maximum

The Table 2-1 shows the absolute maximum, the Table 2-2 shows the working conditions that RAK310 recommends. The absolute maximum is a value, exceeding which any operation would cause damage to the devices, thus it is not recommended to perform any operation above this maximum value or other values indicated in this document.

Table 2-1 absolute maximum

| Symbols         | Parameters                              | Max Value  | Unit         |
|-----------------|-----------------------------------------|------------|--------------|
| VDD3V3          | External 3.3V supply voltage            | -0.3 ~ 4.0 | V            |
| 3.3V IO VIH Max | When IO voltage is 3.3V, IO Max voltage | VDD+0.3    | V            |
| VIH Min         | When IO voltage is 3.3V, IO Min voltage | -0.3       | V            |
| RFin            | Max RF input (based on 50Ω input)       | +10        | dBm          |
| Tstore          | Storage ambient temperature             | -45~+135   | $^{\circ}$ C |
| ESD             | ESD resistance                          | 2000       | V            |

# 2.2 Recommended Operating Parameters

Table 2-2 Recommended Operating Parameters

| Symbols              | Parameters            | Min Value | Typical Value | Max<br>Value | Unit |
|----------------------|-----------------------|-----------|---------------|--------------|------|
| VDD3V3               | External 3.3v voltage | 3.14      | 3.3           | 3.46         | V    |
| T <sub>ambient</sub> | Ambient temperature   | -40       |               | 85           | °C   |



### 2.3 DC Electrical Characteristics

Table 2-3 and Table 2-4 illustrate the general DC electrical characteristics under the recommended operating conditions (except special statement)

Table 2-3 general DC electrical characteristics (3.3V I/O Operating)

| Symbols                    | Parameters            |                                        | Conditions                                                                                            | Min<br>Value | Typical<br>Value | Max<br>Value | Unit |
|----------------------------|-----------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------|--------------|------------------|--------------|------|
| $\mathbf{V}_{\mathrm{IH}}$ | High level input      |                                        |                                                                                                       | 0.7xVDD      |                  |              | V    |
| $\mathbf{V}_{\mathrm{IL}}$ | Low level input       |                                        |                                                                                                       |              |                  | 0.3xVDD      | V    |
|                            |                       | No pull-up,<br>pull-down<br>resistance | 0 <vin<vdd<br>0<vout<vdd< td=""><td>0</td><td></td><td>-3</td><td>nA</td></vout<vdd<></vin<vdd<br>    | 0            |                  | -3           | nA   |
| $\mathbf{I}_{	ext{IL}}$    | Input leakage current | Pull-up                                | 0 <vin<vdd<br>0<vout<vdd< td=""><td>16</td><td></td><td>48</td><td>μΑ</td></vout<vdd<></vin<vdd<br>   | 16           |                  | 48           | μΑ   |
|                            |                       | Pull-down                              | 0 <vin<vdd<br>0<vout<vdd< td=""><td>-14</td><td></td><td>-47</td><td>μΑ</td></vout<vdd<></vin<vdd<br> | -14          |                  | -47          | μΑ   |
| <b>X</b> 7                 | III ah lawal autum    | •                                      | IOH=-4mA                                                                                              | 0.9xVDD      |                  |              | V    |
| $\mathbf{V}_{\mathrm{OH}}$ | High level output     |                                        | IOH=-12mA                                                                                             | 0.9xVDD      |                  |              | V    |
| <b>1</b> 7                 | Low level out         |                                        | IOH=4mA                                                                                               |              |                  | 0.1xVDD      | V    |
| $\mathbf{V}_{\mathrm{OL}}$ | Low level output      | Low level output                       |                                                                                                       |              |                  | 0.1xVDD      | V    |

### 2.4 RF Electrical Characteristics

Table 2-4 illustrates RF electrical characteristics of receiverspecifications, and Table 2-5 illustrates RFtransmit specifications.

Table 2-4 RF Receiver Specifications

| Parameters  |                   | <b>Test Conditions</b> | Typical Value | Unit |
|-------------|-------------------|------------------------|---------------|------|
|             | 11b, 1Mbps        |                        | -97           | dBm  |
|             | 11b, 2 Mbps       |                        | -92           | dBm  |
|             | 11b, 5.5 Mbps     |                        | -90           | dBm  |
|             | 11b, 11 Mbps      |                        | -88           | dBm  |
|             | 11g, 9Mbps        |                        | -91           | dBm  |
| Receiver    | 11g, 18Mbps       |                        | -87           | dBm  |
| sensitivity | 11g, 36Mbps       |                        | -81           | dBm  |
|             | 11g, 54Mbps       |                        | -75           | dBm  |
|             | 11n, MCS1, 13Mbps |                        | -89           | dBm  |



|                      | 11n, MCS3, 26Mbps |             | -82 | dBm |
|----------------------|-------------------|-------------|-----|-----|
|                      | 11n, MCS5, 52Mbps |             | -75 | dBm |
|                      | 11n, MCS7, 65Mbps |             | -72 | dBm |
| Maximum input signal | CH7               | 11g, 54Mbps | 10  | dBm |
|                      | 6Mbps             |             | 37  | dBc |
| Adjacent channel     | 54Mbps            |             | 21  | dBc |
| suppression          | MCS0              |             | 38  | dBc |
|                      | MCS7              |             | 20  | dBc |

Table 2-5 Transmit Specifications

| Symbols                     | Parameters         | Requirements | Typical Value | Unit |  |
|-----------------------------|--------------------|--------------|---------------|------|--|
| $\mathbf{F}_{\mathrm{tx}}$  | Frequency range    |              | 2.4           | GHz  |  |
|                             | Output power       |              |               |      |  |
|                             | 802.11b            | 1Mbps        | 17            |      |  |
| D                           | 802.11g            | 6Mbps        | 17            |      |  |
| $\mathbf{P}_{\mathrm{out}}$ | 802.11n,HT20       | MCS0         | 17            | dBm  |  |
|                             | 802.11g EVM        | 54Mbps       | 14            |      |  |
|                             | 802.11n,HT20 EVM   | MCS7         | 10            |      |  |
| A                           | Power balance loop |              | +1.5          | dB   |  |
| $\mathbf{A}_{\mathrm{pl}}$  | accuracy           |              | Ξ1.3          | ав   |  |

# 3. AC Specification

# **3.1 SDIO Interface Timing Diagram**

Figure 3-1 shows the SDIO interface time sequence.





Figure 3-1 SDIOInterface Time Sequence Diagram

# **3.2 SDIO Interface Timing Requirement**

Table 3-2 illustrates the parameter requirement under SDIO interface time sequence.

Table 3-2 SDIO Interface Timing Parameter Requirement

| Symbols                      | Parameters                             | Min<br>Value | Max<br>Value | Unit | Note    |
|------------------------------|----------------------------------------|--------------|--------------|------|---------|
| $\mathbf{F}_{\mathrm{PP}}$   | Clock frequency of data transfer       | 0            | 50           | MHz  | 40pF≥CL |
| $\mathbf{T}_{\mathrm{WL}}$   | Clock time in low level                |              |              | ns   | 40pF≥CL |
| $T_{ m WH}$                  | Clock time in high level               | 7            |              | ns   | 40pF≥CL |
| $\mathbf{T}_{\mathrm{TLH}}$  | Clock time of rising edge              |              | 10           | ns   | 40pF≥CL |
| $\mathbf{T}_{\mathrm{THL}}$  | Clock time of falling edge             |              | 10           | ns   | 40pF≥CL |
| $\mathbf{T}_{\mathrm{ISU}}$  | Time of input set up                   | 6            |              | ns   | 40pF≥CL |
| $\mathbf{T}_{\mathrm{IH}}$   | Time of input hold                     | 2            |              | ns   | 40pF≥CL |
| $T_{ m OH}$                  | Time of output maintained              | 2.5          |              | ns   | 40pF≥CL |
| $\mathbf{T}_{\mathrm{ODLY}}$ | Output delay in data transmission mode | 0            | 14           | ns   | 40pF≥CL |

# 3.3 Reset Timing

Figure 3-2 shows the module timing when power on and power off, and Figure 3-3 shows the reset time sequence, Table 3-3 shows the reset timing requirement range.





Figure 3-2Power on/Power off Time Sequence Diagram



Figure 3-3Reset Time Sequence Diagram



| Table 3-3Reset | Timing | Parameter | Rec | mirement    |
|----------------|--------|-----------|-----|-------------|
|                |        |           |     | wii cilicii |

| Symbols | Descriptions                                           | Min Value (μS) |
|---------|--------------------------------------------------------|----------------|
| Ta      | Time period from VDD3V3 power on to IO power effective | 0              |
| Tb      | Time period from VDD3V3 effective to reset completed   | 5              |
| Тс      | Time period from VDD3V3 power off to reset effective   | NA             |
| Td      | Reset pulse length                                     | 5              |

### 4. Pin Definition

# 4.1 Module Pin Assignment

Figure 4-1 shows module RAK310 pin assignment diagram.

# **4.2 Module Pin Description**

Table 4-1 shows a detailed pin functional description of module RAK310.



Figure 4-1 RAK310 Pin Assignment Diagram



Table 4-1 RAK310 Pin Description

| Pin<br>No. | Name       | Description          | Туре | Pin<br>No. | Name     | Description                                                       | Туре |
|------------|------------|----------------------|------|------------|----------|-------------------------------------------------------------------|------|
| 1          | GND        | Ground               | P    | 14         | VDD3V3   | 3.3V power                                                        | P    |
| 2          | GND        | Ground               | P    | 15         | SDIO_CMD | SDIO command                                                      | Ю    |
| 3          | NC         | No connect           | P    | 16         | SDIO_D3  | SDIO data position 3                                              | Ю    |
| 4          | GND        | Ground               | P    | 17         | GND      | Ground                                                            | P    |
| 5          | RESERVE    | RESERVE              | P    | 18         | SDIO_D2  | SDIO data position 2                                              | Ю    |
| 6          | RESERVE    | RESERVE              | О    | 19         | SDIO_D1  | SDIO data position 1                                              | Ю    |
| 7          | RESERVE    | RESERVE              | I    | 20         | SDIO_D0  | SDIO data position 0                                              | Ю    |
| 8          | GND        | Ground               | P    | 21         | SDIO_CLK | SDIO clock line                                                   | I    |
| 9          | GND        | Ground               | P    | 22         | MODE     | Setting chip<br>operation mode ,<br>pull-up resistor is<br>needed | Ι    |
| 10         | GND        | Ground               | P    | 23         | RESERVE  | RESERVE                                                           | P    |
| 11         | GND        | Ground               | P    | 24         | RESERVE  | RESERVE                                                           | P    |
| 12         | RESERVE    | RESERVE              | I    | 25         | GND      | Ground                                                            | P    |
| 13         | CHIP_PWD_L | Used to reset module | I    | 26         | PAD      | Ground                                                            | P    |

Note: Table 4-1 pin type letter explanation, P: Power I: Input O: Output IO: Bidirectional input/output; the 26<sup>th</sup> pin is the center exposed pad



# 5. Hardware Introduction

# **5.1 Top View**



Figure 5-1 RAK310 Top View

### **5.2 Bottom View**



Figure 5-2 RAK310 Bottom View

### 5.3 RAK310 Recommended PCB Mechanical Size

Figure 5-3 shows the recommended PCB mechanical size (mm).





Figure 5-3 PCB Mechanical Size

# 6. Design Reference

# **6.1 Design Reference in SDIO Interface Mode**

Figure 6-1 illustrates the module RAK310 design reference diagram in SDIO interface working mode.





Figure 6-1 SDIO Interface Mode Diagram

# 7. Power Management

**Working Mode Working State Power Consumption OFF** 0.004mAHOST\_OFF Power saving 0.048mA **SLEEP** 0.215mA Continue receive (max) 54Mbps(OFDM) 86mA 54Mbps(OFDM) Continue transmit (max) 210mA

Table 7-1 Power Saving Mode

**OFF State**: enter this state by directly pulling down CHIP\_PWD\_L pin;sleep clock is disabled in this state, no state is enabled.

**HOST\_OFF State**: WLAN is disabled, only host interface is live, all the other parts of chip are disabled; Wake up by sending commands to host register.

**SLEEP State**: Only sleep clock works, Oscillator and crystal are disabled, any waking event will compulsively make a transfer from this state to WAKE-UP state.

# 8. Manufacturing Guidance

Figure 7-1 shows the temperature graph when manufacture by reflow soldering method.





Figure 7-1 Recommended Reflow Soldering Temperature Graph

Note: as shown in the above figure, it is based on the SAC305 lead-free tin paste (3% silver, 0.5% copper). Alpha OM-338 lead-free cleaning-free flux is recommended. This figure is mainly used for guidance. The entire process time is subject to thermal pad number of assembly board and device Intensity.

### 9. Order Information

### 9.1 Contact and Address

For more information, please contact the sales of Shenzhen Incel Electronics Co., Ltd.

Add: Room 813, Middle 8F, Building 4, Saige Science and Technology Park

Tel: 0755-83762580

E-mail: <a href="mailto:szsjl\_66q@hotmail.com">szsjl\_66q@hotmail.com</a>
Website: <a href="mailto:www.incel.net.cn">www.incel.net.cn</a>

### 9.2 Product Information

**Product Models:** 

RAK310 (Pb Free)Tray

Weight Information:

RAK310 0.74g/pcs