# Lecture 11 Finite State Machine with Verilog



#### Outline

- Verilog for Finite State Machine (\*\*\*)
- Textbook chapters: Chapter 9.6 and 12



### Let's go deeper into a FSM Example

Design a state machine with two inputs, A and B, and a single output Z that is 1 if:

- A had the same value at each of the two previous clock ticks, or
- B has been 1 since the last time that the first condition was true.

Otherwise, the output should be 0.

Based on Textbook example in 9.3



### Step 1 Draw Timing Diagram



Design a state machine with two inputs, A and B, and a single output Z that is 1 if:

- A had the same value at each of the two previous clock ticks, or
- B has been 1 since the last time that the first condition was true.

Otherwise, the output should be 0.

 Timing diagram may not be logically complete; But it helps understand the conditions for state transitions



#### Step 2 Draw State Table



 This is designer's role. Computer cannot help you at this step.



#### Step 2 Draw State Table



OK1 have two reasons - A=1 two times consecutively, or it can also mean B = 1 consecutively while A change to 1



#### Step 2 Draw State Table

| Meaning             |      | AΒ  |     |     |     |   |
|---------------------|------|-----|-----|-----|-----|---|
|                     | S    | 00  | 01  | 11  | 10  | Z |
| Initial state       | INIT | A0  | A0  | A1  | A1  | 0 |
| Got a 0 on A        | A0   | OK0 | OK0 | A1  | A1  | 0 |
| Got a 1 on A        | A1   | AO  | AO  | OK1 | OK1 | 0 |
| Two equal, A=0 last | OK0  | OK0 | OK0 | OK1 | A1  | 1 |
| Two equal, A=1 last | OK1  | A0  | OK0 | OK1 | OK1 | 1 |
|                     |      |     |     |     |     |   |



- State minimization may happen at this step
- State diagram can be also created
  - State diagram is more friendly for human to read





Step 3 Map State Table to FSM Structure

Moore State Machine is used in here



In addition, assign states to state-variables

E.g. "parameter [2:0] INIT = 3'b000;"

FF - preferably has a reset pin, so that we can reset



#### Step 4 Convert into RTL



- Only the "state memory" needs to be sequential circuits
- Can be simplified into single "always" loop



#### Step 4 Convert into RTL

module VrSMex( CLOCK, A, B, Z );

input CLOCK, A, B; output reg Z;

Should have RSTB or INIT state defined in the Verilog (missing RSTB to start from INIT in this example)





## Simplifying the RTL

```
assign Z = (Sreg == OK0) || (Sreg == OK1);
                always @ (posedge CLOCK) // State memory and next-state logic
                         case (Sreg)
                                   INIT: if (A==0) Sreg \leq A0;
                                        else Sreq <= A1;
"Output Logic"
```

Combining "Next State Logic" and "State Memory"

```
A0: if (A==0) Sreg <= OK0;
   else Sreq <= A1;
A1: if (A==0) Sreg <= A0;
   else Sreg <= OK1;
OK0: if (A==0) Sreg <= OK0;
     else if ((A==1) \&\& (B==0)) Sreg <= A1;
                                   Sreg <= OK1;
     else
OK1: if ((A==0) && (B==0))
                                  Sreq \leq A0;
          else if ((A==0) && (B==1)) Sreg <= OK0;
         else
                                   Sreg <= OK1;
default Sreg <= INIT;
```

endcase

 Can be simplified into a single "always" and "assign" statement



// Define output during S3

endmodule

assign y = (state == S3);

### Another Simple Verilog Example

#### **Detecting three-1s sequence**

```
module seq3_detect_moore(x,clk, y);
// Moore machine for a three-1s sequence detection
   input x, clk;
   output y;
   reg [1:0] state;
                                                               0
   parameter S0=2'b00, S1=2'b01, S2=2'b10,
S3=2'b11;
                                                   S_0/0
                                                                         S_1/0
// Define the sequential block
   always @(posedge clk)
        case (state)
                                                               0
                S0: if (x) state \leq S1;
                                                      0
                                state <= S0;
                        else
                S1: if (x) state \leq S2;
                        else
                                state <= S0;
                S2: if (x) state \leq S3;
                                                   (S_3/1)
                                state <= S0;
                        else
                S3: if (x) state \leq S3;
                                state <= S0;
                        else
        endcase
```

Should have RSTB or INIT state defined in the verilog



# Appendix