# Fetch Decode Execute

## Fetch Decode Execute Cycle



http://www.teach-ict.com/2016/GCSE\_Computing/OCR\_J276/1\_1\_systems\_architecture/fetch\_execute\_cycle/miniweb/index.php



#### **Processor Speed**

#### **Factors:**

- System clock
  - # of instructions executed per second (ie. 2.5 GHz)
  - · MHz is millions of cycles per second, GHz is billions
- Bus Width
  - · The number of bits that can be transmitted in one clock cycle
- Word Size
  - preferred size for moving units of info (e.g. 32-bit, 64-bit)
  - Address, instruction and bus sizes are usually multiples of the word size

#### Architecture

general design of CPU

### A simplified representation...

| $\perp$  | CPU              |          |         |        | Men     | nory   |         |        |         |        |
|----------|------------------|----------|---------|--------|---------|--------|---------|--------|---------|--------|
|          |                  | _/ /     | Addr    | Value  | Addr    | Value  | Addr    | Value  | Addr    | Value  |
| Register | Value            | 11 /     | 4 bytes | 1 byte |
| Name     | 32 bits = 4 byte |          | 0x1000  |        | 0x2000  |        | 0x2010  |        | 0x2020  |        |
| 0        |                  |          | 0x1001  |        | 0x2001  |        | 0x2011  |        | 0x2021  |        |
| 1        |                  |          | 0x1002  |        | 0x2002  |        | 0x2012  |        | 0x2022  |        |
| 2        |                  |          | 0x1003  |        | 0x2003  |        | 0x2013  |        | 0x2023  |        |
| 3        |                  |          | 0x1004  |        | 0x2004  |        | 0x2014  |        | 0x2024  |        |
| 4        |                  |          | 0x1005  |        | 0x2005  |        | 0x2015  |        | 0x2025  |        |
| 5        |                  |          | 0x1006  |        | 0x2006  |        | 0x2016  |        | 0x2026  |        |
| 6        |                  |          | 0x1007  |        | 0x2007  |        | 0x2017  |        | 0x2027  |        |
| 7        |                  |          | 0x1008  |        | 0x2008  |        | 0x2018  |        | 0x2028  |        |
|          |                  | <u> </u> | 0x1009  |        | 0x2009  |        | 0x2019  |        | 0x2029  |        |
|          | Contro           | ı )      | 0x100a  |        | 0x200a  |        | 0x201a  |        | 0x202a  |        |
| ALU      |                  | <b>'</b> | 0x100b  |        | 0x200b  |        | 0x201b  |        | 0x202b  |        |
|          | Unit             | ЛΙ       | 0x100c  |        | 0x200c  |        | 0x201c  |        | 0x202c  |        |
|          |                  | _        | 0x100d  |        | 0x200d  |        | 0x201d  |        | 0x202d  |        |
| PC       |                  |          | 0x100e  |        | 0x200e  |        | 0x201e  |        | 0x202e  |        |
| IR       |                  | / \      | 0x100f  |        | 0x200f  |        | 0x201f  |        | 0x202f  |        |

PC – Program Counter: holds the address of the next instruction

IR – Instruction Register: holds the current instruction being executed

### How Registers are used in the CPU

- Every arithmetic or logical operation has one or more operands and one result.
- Operands are contained in registers ("source").
- A "black box" of circuits performs the operation.
- The result goes into a register ("destination").



Slide Credit: Dr. Sudhakar Ganti

### Digital Logic Building Blocks

 Logic functions are implemented using basic building blocks of AND, OR, NOT, XOR

• Order of operations: BNAO

AND ∧ NAND OR V NOR

NOT ¬

XOR ⊕

#### Logic

- I bring my umbrella when it is raining,
   or when the forecast is bad
  - raining, forecast bad -> umbrella
  - raining, forecast good -> umbrella
  - not raining, forecast bad -> umbrella
  - not raining, forecast good -> no umbrella

## OR Truth Table (+ or V)

$$1 = true, 0 = false$$

| Raining? | Forecast bad? | Umbrella<br>(raining or forecast bad) |
|----------|---------------|---------------------------------------|
| 0        | 0             | 0                                     |
| 0        | 1             | 1                                     |
| 1        | 0             | 1                                     |
| 1        | 1             | 1                                     |



#### Logic

- Or is a logical operation
  - it means one or the other or both must be true
- And is also a logical operation
  - it means both must be true
- Boolean value: TRUE or FALSE (1 or 0)
- **Boolean expression**: An expression that is either TRUE or FALSE (1 or 0)

## Logic

• I bring my umbrella if I am walking to work and it is raining

## AND Truth Table (• or ∧)

$$1 = \text{true}, 0 = \text{false}$$

| Raining? | Walking to work? | Umbrella<br>(raining and walking) |
|----------|------------------|-----------------------------------|
| 0        | 0                | 0                                 |
| 0        | 1                | 0                                 |
| 1        | 0                | 0                                 |
| 1        | 1                | 1                                 |



#### Logic

• I bring my umbrella if I am walking to work **and** it is raining **or** the forecast is bad

walking ∧ (raining V forecast\_bad)



#### Truth Table

$$1 = true, 0 = false$$

| Raining | Forecast bad | Walking |
|---------|--------------|---------|
| 0       | 0            | 0       |
| 0       | 0            | 1       |
| 0       | 1            | 0       |
| 0       | 1            | 1       |
| 1       | 0            | 0       |
| 1       | 0            | 1       |
| 1       | 1            | 0       |
| 1       | 1            | 1       |

Corresponds to the binary encoding of 0...7 (top to bottom)



Shared by I. Dufour from: University of Victoria - CSC 106 - Fall 2018

# Not (x or )

1 = true, 0 = false

| Α | ¬ <b>A</b> |
|---|------------|
| 0 | 1          |
| 1 | 0          |



# XOR Truth table ( )



• XOR – only one or the other can be true

| Α | В | A XOR B |
|---|---|---------|
| 0 | 0 |         |
| 0 | 1 |         |
| 1 | 0 |         |
| 1 | 1 |         |

(X AND Y) OR Z

Which assignment will make the logical expression true?

- a) X=1, Y=0, Z=0
- b) X=0, Y=0, Z=1
- c) X=0, Y=0, Z=0

$$(X \land \neg Y) \lor \neg Z$$

Which assignment will make the logical expression true?

- a) X=1, Y=0, Z=1
- b) X=0, Y=0, Z=1
- c) X=0, Y=0, Z=0
- d) a and b
- e) a and c

$$(X \land \neg Y) \lor \neg Z$$

Which assignment will make the logical expression true? Lets make a truth table...

$$(X \land \neg Y) \lor \neg Z$$

Which assignment will make the logical expression true?

- a) X=1, Y=0, Z=1
- b) X=0, Y=0, Z=1
- c) X=0, Y=0, Z=0
- d) a and b
- e) a and c

### Compare for Equality (1 bit)

• Return 1 if two bits are equal

• Use only AND, OR and NOT

Note the assignments that work out to true (1)



# Compare for Equality

| Α | В | A∧B | A=B? |
|---|---|-----|------|
| 0 | 0 | 0   | 1    |
| 0 | 1 | 0   | 0    |
| 1 | 0 | 0   | 0    |
| 1 | 1 | 1   | 1    |

# Compare for Equality

| Α | В | A∧B | ¬A∧¬B | A=B? |
|---|---|-----|-------|------|
| 0 | 0 | 0   | 1     | 1    |
| 0 | 1 | 0   | 0     | 0    |
| 1 | 0 | 0   | 0     | 0    |
| 1 | 1 | 1   | 0     | 1    |

# Compare for Equality

| Α | В | A∧B | ¬A∧¬B | (A∧B) V<br>(¬A∧¬B) | A=B? |
|---|---|-----|-------|--------------------|------|
| 0 | 0 | 0   | 1     | 1                  | 1    |
| 0 | 1 | 0   | 0     | 0                  | 0    |
| 1 | 0 | 0   | 0     | 0                  | 0    |
| 1 | 1 | 1   | 0     | 1                  | 1    |

#### 1-CE



## Compare for Equality (CE)

- N-bit CE circuit
- Input:
  - a<sub>0</sub>a<sub>2</sub>...a<sub>n-1</sub>
  - b<sub>0</sub>b<sub>2</sub>...b<sub>n-1</sub>
    (a<sub>i</sub> and b<sub>i</sub> are individual bits)
- Pair up corresponding bits:
  - a<sub>0</sub> with b<sub>0</sub>
  - a<sub>1</sub> with b<sub>1</sub>
  - etc.
- Run a 1-CE circuit on each pair
- Perform AND on all of the 1-CE outputs



University of Victoria - CSC 106 - Fall 2018