## An Introduction to the SM213 Simple Machine

Adapted, with permission from materials developed by:

Dr. Mike Feely, UBC

```
Simple Machine .s file
int a; // an int
                              .pos 0x100
                                          $2, 	 r0 	 # r0 = 2
int b[10];// array of 10 ints
                                      ld
                                          a, r1 # r1 = address of a
                                      ld
void foo () {
                                      st
                                          r0, (r1) # a = value in r0 (2)
 a = 2;
                                      ld (r1), r2 # r2 = value at address of a
 b[a] = a;
                                      ld $b, r3 # r3 = address of b
                                      st r2, (r3, r2, 4) \# b[a] = a
                                      halt
                                                       # halt
ASM
ld $2, r0
                              .pos 0x1000
ld $0x1000, r1
                                                        \# a = 4
                              a: .long 0x4
st r0, (r1)
                              .pos 0x2000
                              b:
                                      ld (r1), r2
                                      .long Oxfffffff
                                                        # b[1] = -1
ld $0x2000, r3
                                      .long Oxfffffff
                                                        # b[2] = -1
st r2, (r3, r2, 4)
                                      .long Oxfffffff
                                                        # b[3] = -1
Machine Code
                                      .long Oxfffffff
                                                        \# b[4] = -1
00 - - 0x2
                                      .long Oxfffffff
                                                        # b[5] = -1
01 - - 0 \times 1000
                                      .long Oxfffffff
                                                        # b[6] = -1
3001
                                      .long Oxfffffff
                                                        # b[7] = -1
                                      1012
                                      .long Oxfffffff
                                                       # b[9] = -1
03-- 0x2000
4232
```

## Recall our architecture:

Addr

4 bytes

0x1000

0x1001

0x1002 0x1003 0x1004

0x1005

0x1006 0x1007

0x1008 0x1009 0x100a

0x100b

0x100c 0x100d 0x100e 0x100f Value

1 byte

ŒU

| Register | Value             |
|----------|-------------------|
| Name     | 32 bits = 4 bytes |
| 0        |                   |
| 1        |                   |
| 2        |                   |
| 3        |                   |
| 4        |                   |
| 5        |                   |
| 6        |                   |
| 7        |                   |

ALU

Control Unit

## Memory

| Addr    | Value  | Addr    | Value  | Addr    | Value  |
|---------|--------|---------|--------|---------|--------|
| 4 bytes | 1 byte | 4 bytes | 1 byte | 4 bytes | 1 byte |
| 0x2000  |        | 0x2010  |        | 0x2020  |        |
| 0x2001  |        | 0x2011  |        | 0x2021  |        |
| 0x2002  |        | 0x2012  |        | 0x2022  |        |
| 0x2003  |        | 0x2013  |        | 0x2023  |        |
| 0x2004  |        | 0x2014  |        | 0x2024  |        |
| 0x2005  |        | 0x2015  |        | 0x2025  |        |
| 0x2006  |        | 0x2016  |        | 0x2026  |        |
| 0x2007  |        | 0x2017  |        | 0x2027  |        |
| 0x2008  |        | 0x2018  |        | 0x2028  |        |
| 0x2009  |        | 0x2019  |        | 0x2029  |        |
| 0x200a  |        | 0x201a  |        | 0x202a  |        |
| 0x200b  |        | 0x201b  |        | 0x202b  |        |
| 0x200c  |        | 0x201c  |        | 0x202c  |        |
| 0x200d  |        | 0x201d  |        | 0x202d  |        |
| 0x200e  |        | 0x201e  |        | 0x202e  |        |
| 0x200f  |        | 0x201f  |        | 0x202f  |        |

- 1 byte is stored at each address in memory
- Registers hold data the size of an int and the size of an address (32 bits/4 bytes)
- Fast access (roughly single cycle access)
- instructions, except load and store, operate on data that is in registers



File loaded into memory.

| С                            | Simple Machine .s file |
|------------------------------|------------------------|
| int a; // an int             |                        |
| int b; // an int             |                        |
| int c[4]; // array of 4 ints |                        |
| void foo () {                |                        |
| c[a] = a + b;                |                        |
| a = a + 1;                   |                        |
| }                            |                        |
|                              |                        |
| Machine Code                 |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |
|                              |                        |

## ASM Language Specification

| Name              | Semantics                         | Assembly         | Machine    |  |
|-------------------|-----------------------------------|------------------|------------|--|
| load immediate    | $r[d] \leftarrow v$               | ld \$v, rd       | 0d vvvvvvv |  |
| load base+offset  | $r[d] \leftarrow m[(o=p*4)+r[s]]$ | ld 0(rs), rd     | 1psd       |  |
| load indexed      | $r[d] \leftarrow m[r[s]+4*r[i]]$  | ld (rs,ri,4), rd | 2sid       |  |
| store base+offset | $m[(o=p*4)+r[d]] \leftarrow r[s]$ | st rs, 0(rd)     | 3spd       |  |
| store indexed     | $m[r[d]+4*r[i]] \leftarrow r[s]$  | st rs, (rd,ri,4) | 4sdi       |  |
| register move     | $r[d] \leftarrow r[s]$            | mov rs, rd       | 60sd       |  |
| add               | $r[d] \leftarrow r[d] + r[s]$     | add rs, rd       | 61sd       |  |
| and               | $r[d] \leftarrow r[d] \& r[s]$    | and rs, rd       | 62sd       |  |
| inc               | $r[d] \leftarrow r[d] + 1$        | inc rd           | 63-d       |  |
| inc address       | $r[d] \leftarrow r[d] + 4$        | inca rd          | 64-d       |  |
| dec               | r[d] ← r[d] - 1                   | dec rd           | 65-d       |  |
| dec address       | $r[d] \leftarrow r[d] - 4$        | deca rd          | 66-d       |  |
| not               | $r[d] \leftarrow \sim r[d]$       | not rd           | 67-d       |  |
| shift left        | $r[d] \leftarrow r[d] \ll s$      | shl \$s, rd      | 71.00      |  |
| shift right       | $r[d] \leftarrow r[d] >> -s$      | shr \$s, rd      | 71ss       |  |
| halt              | halt machine                      | halt             | F0         |  |
| nop               | do nothing                        | nop              | FF         |  |