### A Quick SimpleScalar Tutorial

[Prepared from SimpleScalar Tutorial v2, Todd Austin and Doug Burger.]

## What is SimpleScalar?

- SimpleScalar is a tool set for high-performance simulation and research of modern microprocessors
  - SimpleScalar compiler (C, Fortran)
  - Functional/performance simulators
- Sim-outorder: full performance simulator
  - Execution-driven simulator
  - Simulates 6-stage out-of-order issue/execution inorder commit superscalar microprocessors

# SimpleScalar Tool Set Overview



### Simulation Suite Overview

Sim-Fast

Sim-Safe

Sim-Profile

Sim-Cache/ Sim-Cheetah/ Sim-BPred

Sim-Outorder

- 420 lines

- 350 lines

- 900 lines

- < 1000 lines - 3900 lines

functional

functional

functional

 functional - cache stats

- OoO issue

- 4+ MIPS

w/ checks

lot of stats

pred stats

- branch pred.

- performance

mis-spec.

- ALUs

- cache

- TLB

200+ KIPS

You're going to use and modify *sim-outorder* for your project.

Performance

Detail

#### Simulator S/W Architecture



- most of performance core is optional
- most projects will enhance on the "simulator core"

#### Sim-outorder: H/W Architecture



# The Register Update Unit (RUU)



- RUU handles register synchronization/communication
  - unifies reorder buffer and reservation stations
    - managed as a circular queue
    - entries allocated at Dispatch, deallocated at Commit
  - out-of-order issue, when register and memory deps satisfied
    - memory dependencies resolved by load/store queue (LSQ)

# The Load/Store Queue (LSQ)



- LSQ handles memory synchronization/communication
  - contains all loads and stores in program order
    - □ load/store primitives really, address calculation is separate op
    - effective address calculations reside in RUU (as ADD insts)
  - loads issue out-of-order, when memory deps known satisfied
    - □ load addr known, source data identified, no unknown store address

### The Main Simulator Loop

```
for (;;) {
   ruu_commit();
   ruu_writeback();
   lsq_refresh();
   ruu_issue();
   ruu_dispatch();
   ruu_fetch();
}
```

- main simulator loop is implemented in sim\_main()
- walks pipeline from Commit to Fetch
  - backward pipeline traversal eliminates relaxation problems, e.g., provides correct inter-stage latch synchronization
- loop is exited via a longjmp() to main() when simulated program executes an exit() system call

### sim-outorder: a detailed performance simulator

- generates timing statistics for a detailed out-of-order issue processor core with two-level cache memory hierarchy and main memory
- extra options:

```
-fetch:ifqsize <size> -instruction fetch queue size (in insts)
-fetch:mplat <cycles> - extra branch mis-prediction latency
   (cycles)
-bpred <type> - specify the branch predictor
-decode:width <insts> - decoder bandwidth (insts/cycle)
-issue:width <insts> - RUU issue bandwidth (insts/cycle)
                         - constrain instruction issue to program order
-issue:inorder
                            - permit instruction issue after mis-
-issue:wrongpath
   speculation
-ruu:size <insts>
                            - capacity of RUU (insts)
                            - capacity of load/store queue (insts)
-lsq:size <insts>
                            - level 1 data cache configuration
-cache:dl1 <confiq>
-cache:dlllat <cycles> - level 1 data cache hit latency
```

### sim-outorder: a detailed performance simulator

```
-cache:dl2 <config>
-cache:dl2lat <cycles>
-cache:il1 <config>
-cache:il1lat <cycles>
-cache:il2 <config>
-cache:il2lat <cycles>
-cache:il2lat <cycles>
-cache:flush
-cache:icompress
-mem:lat <1st> <next>
-mem:width
-tlb:itlb <config>
-tlb:dtlb <config>
-tlb:lat <cycles>
```

- level 2 data cache configuration
- level 2 data cache hit latency
- level 1 instruction cache configuration
- level 1 instruction cache hit latency
- level 2 instruction cache configuration
- level 2 instruction cache hit latency
- flush all caches on system calls
- remap 64-bit inst addresses to 32-bit equiv.
- specify memory access latency (first, rest)
- specify width of memory bus (in bytes)
- instruction TLB configuration
- data TLB configuration
- latency (in cycles) to service a TLB miss

### sim-outorder: a detailed performance simulator

```
-res:ialu
```

-res:imult multiplier/dividers

```
-res:memports
```

-res:fpalu

-res:fpmult

-pcstat <stat>

-ptrace <file> <range>

- specify number of integer ALUs
- specify number of integer
- specify number of first-level cache ports
- specify number of FP ALUs
- specify number of FP multiplier/dividers
- record statistic <stat> by text address
- generate pipetrace

# **Specifying Cache Configurations**

 all caches and TLB configurations specified with same format:

```
<name>:<nsets>:<bsize>:<assoc>:<repl>
```

where:

examples:

```
ill:1024:32:2:1 2-way set-assoc 64k-byte cache, LRU dtlb:1:4096:64:r 64-entry fully assoc TLB w/ 4k pages,random replacement
```

## **Specifying Cache Hierarchies**

 specify all cache parameters in no unified levels exist, e.g.,



■ to unify any level of the hierarchy, "point" an I-cache level into the data cache hierarchy:

```
-cache:il1 il1:128:64:1:1 -cache:il2 dl2
-cache:dl1 dl1:256:32:1:1 -cache:dl2
ul2:1024:64:2:1
```

# Specifying the Branch Predictor

specifying the branch predictor type:

```
-bpred <type>
```

□ the supported predictor types are:

```
nottaken always predict not taken
taken always predict taken
perfect perfect predictor
bimod bimodal predictor (BTB w/ 2 bit counters)
21ev 2-level adaptive predictor
```

 configuring the bimodal predictor (only useful when "-bpred bimod" is specified):

-bpred:bimod <size> size of direct-mapped BTB

## Specifying the Branch Predictor

configuring the 2-level adaptive predictor (only useful when "-bpred 21ev" is specified):

-bpred:2lev <l1size> <l2size> <hist\_size>

■ where:

size of the first level table
size of the second level table
<hist size is history (pattern) width</pre>



### **Run Simulation**

#### Command line

sim-outorder [simulator opts] benchmark\_name
[bench opts]