# A 0.07-mm<sup>2</sup> 162-mW DAC Achieving >65 dBc SFDR and < -70 dBc IM3 at 10 GS/s With Output Impedance Compensation and Concentric Parallelogram Routing

Hung-Yi Huang<sup>®</sup>, Student Member, IEEE, and Tai-Haur Kuo<sup>®</sup>, Senior Member, IEEE

Abstract—A digital-to-analog converter (DAC) with smallsize non-cascoded current cells is proposed to achieve small area, low-power consumption, and high linearity over a wide bandwidth. An output impedance compensation (OIC) technique using a compensation resistor, implemented by a PMOS with code-dependent gate voltage control, is proposed to remedy the nonlinearity induced by the insufficient output impedance of the non-cascoded current cells. In addition, a proposed concentric parallelogram routing (CPR) technique, in which the subcells of each current cell are arranged such that they form a parallelogram shape with a common centroid, is used to reduce both the mismatch error and the routing-induced timing skew among the current cells. The DAC, implemented in a 28-nm CMOS process, achieves >65-dBc spurious-free dynamic range (SFDR) and < -70-dBc third-order intermodulation distortion (IM3) over the entire Nyquist bandwidth at 10 GS/s while consuming 162 mW from a single 1.1 V supply.

Index Terms—Compensation, current steering, digital-to-analog converter (DAC), layout arrangement, output impedance, timing skew.

## I. INTRODUCTION

IGITAL-TO-ANALOG converters (DACs) designed to directly synthesize the signals of advanced communication systems have gained increasing attention in recent years [1]–[3] due to the ability they provide to greatly simplify the system by removing the intermediate frequency stage. To maximize their operational advantage, such DACs should provide a high linearity over a wide bandwidth, while simultaneously consuming low power and small area. However, it is a critical challenge to realize such DACs due to the finite output impedance, mismatch error of the current cell, and transient-induced nonlinearity [4], which are described in the following.

The finite output impedance of the current cell induces distortion [5]–[7]. To reduce this distortion, the output impedance of the current cell is commonly enhanced by means of

Manuscript received November 15, 2019; revised February 8, 2020 and March 29, 2020; accepted April 27, 2020. Date of publication May 21, 2020; date of current version August 26, 2020. This article was approved by Associate Editor Hui Pan. This work was supported by the Ministry of Science and Technology (MOST) of Taiwan. (Corresponding author: Tai-Haur Kuo.)

The authors are with the Department of Electrical Engineering, National Cheng Kung University (NCKU), Tainan 70101, Taiwan (e-mail: thkuo@ee.ncku.edu.tw).

Color versions of one or more of the figures in this article are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2020.2993672

cascoded transistors [6], [7]. However, these transistors require additional voltage headroom. As a result, the power supply of the DAC must be increased and, hence, the power consumption of the device is also inevitably increased. The prior arts in [1] and [6] showed that the increase in the power consumption can be reduced by using a high-voltage supply for the current cells with cascoded transistors and a low-voltage supply for the remaining DAC circuits. In this work, an output impedance compensation (OIC) technique [8] is proposed instead to remedy the finite output impedance effect. Notably, the OIC technique enables the use of non-cascoded current cells. In addition, a compact layout and placement of the unit noncascoded current cell for the more significant bits [4] are used to reduce the area and routing parasitic capacitance of the current cell array and, therefore, widen the bandwidth, relax the requirement of switch driver's driving ability, and reduce the power consumption. Furthermore, by removing the cascoded transistors, the DAC can be operated from a single low-voltage supply. Compared with the use of multiple supplies, the single low-voltage supply further reduces the power consumption; simplifies the signal grounding, wire routing on the PCB, and supply generation circuits; and eliminates the need for highvoltage components.

Current cells suffer from two types of mismatch errors, namely gradient mismatch error and random mismatch error [10]–[17]. Prior arts [10]–[13] have shown that the gradient mismatch error can be reduced by a careful arrangement of the current cells in the current cell array. However, the routing wires in [10]-[13] are complex and non-uniform and, therefore, induce a timing skew among the different current cells. The timing skew can be mitigated by increasing the switch driver's driving ability. However, this increases the switching current and power consumption. Therefore, in this work, a layout arrangement, referred to as concentric parallelogram routing (CPR) [8], is proposed to simultaneously reduce both the gradient mismatch error and the large-quantity-cell routinginduced timing skew. The other mismatch error of current cells, namely random mismatch error, can be suppressed by either dynamic element matching (DEM) [14] or calibration circuits [15]-[17]. Of these two methods, DEM has a lower circuit overhead and complexity and is hence chosen in this work. The gradient mismatch error is already substantially

0018-9200 © 2020 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. Analysis of finite output impedance. (a) Simplified current cell array of 14-bit DAC. (b) Equivalent model of 14-bit DAC. (c) First-order function modeling of  $R_u$ .

reduced by the proposed CPR technique. Hence, in the proposed DAC, DEM is used only to randomize the random mismatch error. Consequently, the elevated noise floor caused by DEM is mitigated.

DACs suffer from transient-induced nonlinearity due to the previous-signal-dependent DAC output transition [4], [17]. Compared with current cells with cascoded transistors, non-cascoded current cells are more susceptible to transient-induced nonlinearity due to the larger drain voltage change of the current source during DAC output transition. Accordingly, in this work, the digital return-to-zero (DRZ) method [4], [17], which inserts a zero differential output between two adjacent signals, is used to prevent the DAC output transition from the influence of the previous signal, thereby reducing the transient-induced nonlinearity. Although the use of the DRZ method causes up to 6-dB output power loss in the first Nyquist zone, it results in both a flat signal amplitude over a wide bandwidth and an improved in-band spurious-free dynamic range (SFDR) performance [4].

As described above, the DAC proposed in this work utilizes the OIC technique to relax the requirement on the DAC output impedance and the CPR technique to reduce the gradient mismatch error and routing-induced timing skew. In addition, DEMDRZ [4] is used to further suppress the mismatch error of the current cell and reduce the transient-induced nonlinearity. Through the use of these techniques, together with small-size non-cascoded current cells, the DAC achieves high linearity over wide bandwidth, low-power consumption, small area, and the ability to use a single low-voltage supply. The remainder of this article is organized as follows. Section II presents a more accurate analysis of the relationship between the DAC linearity and the finite output impedance compared with the prior analysis. The basic concepts of the proposed OIC technique and its design tradeoffs are then introduced. Section III describes the circuit implementation of the proposed 14-bit DAC using the OIC and CPR techniques. Section IV presents and discusses the measurement results and comparisons. Finally, Section V presents brief concluding remarks.

# II. OIC ARCHITECTURE

Fig. 1(a) shows the simplified current cell array of a DAC with k unit current cells, where  $k = 2^{14} - 1$  for a 14-bit

DAC and the current sources  $(M_{cs})$  are switched to either  $V_{op}$ or  $V_{\rm on}$  depending on the digital input code. To illustrate the finite output impedance effect and the concept of the proposed OIC technique, Fig. 1(b) shows the equivalent model of the DAC with a digital input code  $D_{\text{in}}$  (0  $\leq D_{\text{in}} \leq 16383$ ). Note that  $I_u$  and  $Z_u$  are the current and output impedance of the unit current cell, respectively. As shown,  $Z_u$  is modeled by the parallel connection of a resistor  $R_u$  and capacitor  $C_u$ . Using this equivalent model of the DAC, Section II-A analyzes the finite output impedance of the current cell at low frequencies. Section II-B then elaborates the  $D_{\rm in}$ -dependent compensation resistor,  $R_{cp}(D_{in})$ , used in the proposed OIC architecture. Section II-C examines the effect of the finite output impedance at higher frequencies on  $R_{cp}(D_{in})$ . Finally, Section II-D illustrates the approximation and process-voltagetemperature (PVT) variation of  $R_{cp}(D_{in})$ .

### A. Finite Output Impedance at Low Frequencies

At low frequencies, the effect of  $C_u$  is negligible and, hence in examining the finite output impedance, only  $R_u$  needs be considered. According to prior arts [6], [17],  $R_u(V_o)$  can be treated as a constant regardless of the output voltage  $V_o$ , where  $V_o$  is either  $V_{\rm op}$  or  $V_{\rm on}$  depending on whether  $M_{\rm cs}$  is connected to  $V_{\rm op}$  or  $V_{\rm on}$ , respectively. However, due to the channel-length modulation effect of  $M_{\rm cs}$  in saturation region,  $R_u$  actually reduces as  $V_o$  decreases. According to the data of foundry, the relationship between  $R_u$  and  $V_o$  can be approximated by the first-order function  $R_u(V_o) = \alpha \cdot V_o + \beta$ , where  $\alpha$  is the slope of  $R_u(V_o)$ , in which  $R_u$  reaches its maximum value,  $R_{u_{\rm max}}$ , and minimum value,  $R_{u_{\rm min}}$ , at  $V_o$  equal to  $V_{\rm DD}$  and  $V_{\rm DD} - (2^{14} - 1) \cdot I_u \cdot R_L$ , respectively, as shown in Fig. 1(c).

Fig. 2 shows the ideal and nonideal transfer curves of the DAC output,  $V_{\rm DAC}$ , versus  $D_{\rm in}$  based on the equivalent DAC model presented in Fig. 1(b) and the first-order function modeling of  $R_u$  shown in Fig. 1(c). For an infinite value of  $R_u$ , the transfer curve of  $V_{\rm DAC}$  versus  $D_{\rm in}$  is linear, as shown by the solid line in Fig. 2. However, for a finite and output-voltage-dependent value of  $R_u$ ,  $V_{\rm DAC}$  varies nonlinearly with  $D_{\rm in}$  and causes distortion, as shown by the dashed line in Fig. 2. According to the derivation in [5] and the first-order function modeling of  $R_u$ , for a full output voltage swing of



Fig. 2. Transfer curves of DAC output,  $V_{\rm DAC}$ , versus digital input code,  $D_{\rm in}$ , where  $V_{\rm PP}$  is the peak-to-peak voltage swing of DAC.

the DAC, the third-order distortion can be expressed as

$$\begin{aligned} \text{HD3} &\approx 20 \cdot \log_{10} \left| \frac{R_L^2 \cdot k^2 \cdot (1 - \alpha \cdot I_u)}{\{4 \cdot [\alpha \cdot (V_{\text{DD}} - k \cdot I_u \cdot R_L) + \beta]\}^2]} \right| \\ &= 20 \cdot \log_{10} \left| \frac{R_L^2 \cdot k^2 \cdot (1 - \alpha \cdot I_u)}{\{4 \cdot R_{u\_\min}\}^2} \right|. \end{aligned} \tag{1}$$

Compared with the analysis of prior arts based on constant  $R_u[5]$ , [6], [17], the first-order function modeling of  $R_u$  described above leads to a more accurate expression for the third-order distortion, HD3. Besides HD3, other distortion components can also be derived according to the modeling of the finite output impedance in Fig. 1; however, HD3 dominates the SFDR for a differential DAC [5]. Fig. 3 compares the results obtained from (1) for the SFDR with different  $\alpha$  and  $R_{u_{\min}}$  with the equivalent results obtained from behavioral simulations. As can be seen, the SFDR is degraded when  $R_{u_{\min}}$  decreases or  $\alpha$  increases.

# B. Operation Principle of the Proposed OIC

As shown in Fig. 4(a), the proposed OIC technique uses a  $D_{\rm in}$ -dependent compensation resistor  $R_{\rm cp}(D_{\rm in})$ , connected between nodes  $V_{\rm op}$  and  $V_{\rm on}$ , to remedy the SFDR degradation caused by finite output impedance. The current induced by  $R_{\rm cp}(D_{\rm in})$  changes the current through the load resistors,  $R_L$ , and hence compensates the transfer curve of the nonideal  $V_{\rm DAC}$ . With  $\alpha=80~{\rm M}\Omega/{\rm V}$ , Fig. 4(b) shows the transfer curves of the nonideal  $V_{\rm DAC}$  for  $R_{u_{\rm min}}=20~{\rm M}\Omega$ , and  $R_{u_{\rm min}}=35~{\rm M}\Omega$ , respectively. The required compensation amount,  $\Delta V_{\rm DAC}$ , is equal to the difference between the nonideal  $V_{\rm DAC}$  and the compensated  $V_{\rm DAC}$ . Compared with the nonideal  $V_{\rm DAC}$  with a large  $R_u$ , the nonideal  $V_{\rm DAC}$  with a small  $R_u$  is more nonlinear, and hence a larger  $\Delta V_{\rm DAC}$  is required. The resistance of the ideal  $R_{\rm cp}(D_{\rm in})$  required to achieve the compensated  $V_{\rm DAC}$  can be approximated as follows:

$$R_{\rm cp}(D_{\rm in}) \approx {{
m Nonideal} \ V_{
m DAC}(D_{\rm in}) \over \Delta V_{
m DAC}(D_{\rm in})} \cdot 2 \cdot R_L.$$
 (2)

Fig. 4(c) shows the calculated ideal  $R_{\rm cp}(D_{\rm in})$  versus  $D_{\rm in}$ , which are U-shaped, for  $R_{u_{\rm min}}=20~{\rm M}\Omega$ , and 35  ${\rm M}\Omega$ , respectively. The resistance of the ideal  $R_{\rm cp}(D_{\rm in})$  for  $R_{u_{\rm min}}=20~{\rm M}\Omega$  is less than that for  $R_{u_{\rm min}}=35~{\rm M}\Omega$  to get more  $\Delta V_{\rm DAC}$ .

# C. Finite Output Impedance at High Frequencies

Fig. 5(a) shows the frequency response of  $Z_u$ , which is modeled by the parallel connection of  $R_u$  and  $C_u$ . Since the effect of  $C_u$  at low frequencies is negligible, the analyses



Fig. 3. SFDR versus  $R_{u_{-}min}$  with different  $\alpha$ .



Fig. 4. Proposed OIC technique. (a)  $D_{\rm in}$ -dependent compensation resistor,  $R_{\rm cp}(D_{\rm in})$ . (b) Transfer curves of ideal  $V_{\rm DAC}$ , and nonideal  $V_{\rm DAC}$  versus  $D_{\rm in}$ . (c) Resistance curves of ideal  $R_{\rm cp}(D_{\rm in})$  for  $R_{u_{\rm min}}=20~{\rm M}\Omega$  and  $R_{u_{\rm min}}=35~{\rm M}\Omega$ .

presented in Sections II-A and II-B above assume that  $Z_u$  is equal to  $R_u$ . However, at higher frequencies, the magnitude of  $Z_u$  is decreased by  $C_u$ . To illustrate the effect of  $C_u$  on  $V_{\rm DAC}$  in the time domain, Fig. 5(b) shows the  $V_{\rm DAC}$  transition over a single sampling period for three different cases, namely, infinite  $R_u$  with zero  $C_u$ , finite  $R_u$  with zero  $C_u$ , and finite  $R_u$  with non-zero  $C_u$ . Note that the sampling period,  $T_s$ , is divided into two phases, namely the DRZ phase and the signal



Fig. 5. (a) Frequency response of finite output impedance of unit current cell,  $Z_u$ . (b)  $V_{\rm DAC}$  transition waveforms for infinite  $R_u$  with zero  $C_u$ , finite  $R_u$  with non-zero  $C_u$ . (c) Normalized  $V_{\rm DAC}$  of illustrative a 3-bit DAC example with different output signal frequencies,  $f_{\rm out} = 0.125 \, f_s$  and  $f_{\rm out} = 0.375 \, f_s$ .

phase. As can be seen, the finite  $R_u$  causes a steady-state error, while the non-zero  $C_u$  causes a transient-state error. Since the transient state contains high-frequency components, and the magnitude of  $Z_u$  reduces at high frequencies,  $V_{DAC}$  is more nonlinear during the transient state than during the steady state. In this work, to reduce the effect of  $C_u$  on the resistance of the ideal  $R_{cp}(D_{in})$ , a small-size unit non-cascoded current cell is used and placed at the 5th bit from the least significant bit. Therefore, when using OIC, the SFDR is greater than 70 dBc according to circuit-level simulations, while the equivalent  $C_u$  of the small-size unit non-cascoded current cell is less than 0.1 fF. Fig. 5(c) shows the  $V_{DAC}$  transitions of a 3-bit DAC example with different output signal frequencies (i.e.,  $f_{\text{out}} = 0.125 f_s$  and  $f_{\text{out}} = 0.375 f_s$ ). The DRZ phase prevents the  $V_{\rm DAC}$  transition of the present sampling period from the influence of the previous period. In other words, the  $V_{\rm DAC}$ transition of the present sampling period is dependent only on the present  $D_{in}$  regardless of  $f_{out}$ . As a result, the required resistance of the ideal  $R_{cp}(D_{in})$  is nearly independent of  $f_{out}$ . Fig. 6 shows the simulated SFDR versus  $f_{\text{out}}$  for a 14-bit DAC with and without the proposed OIC technique, respectively. In the simulation, DEMDRZ is enabled and the resistance of  $R_{\rm cp}(D_{\rm in})$  is not changed for different  $f_{\rm out}$ . The results confirm that the SFDR improvement yielded by the OIC technique is nearly independent of  $f_{out}$  over the entire Nyquist band at 10 GS/s.



Fig. 6. Simulated SFDR versus  $f_{\text{out}}$  for 14-bit DAC with and without OIC.

# D. Approximation of $R_{cp}(D_{in})$

The ideal U-shaped  $R_{\rm cp}(D_{\rm in})$  can be approximated by a PMOS biased with a code-dependent gate voltage  $V_G(D_{in})$ , as shown in Fig. 7(a). Fig. 7(b) shows two illustrative  $V_G(D_{\rm in})$  voltage plots, namely, two-level  $V_G(D_{\rm in})$  and threelevel  $V_G(D_{in})$ . For two-level  $V_G(D_{in})$ , the PMOS operates in the cutoff region with a large resistance to reduce the approximation error when  $D_{\rm in}$  is less than 512 or greater than 15871. By contrast, when  $D_{\rm in}$  is greater than 512 and less than 15871, the PMOS operates in the triode region to approximate the ideal  $R_{cp}(D_{in})$ . Based on Fig. 4(a) and (2), the thresholds of  $D_{in}$  and the PMOS resistance in the triode region can be chosen in such a way to minimize the approximation error, namely the difference between  $V_{DAC}$  compensated by PMOS with two-level  $V_G(D_{in})$  and  $V_{DAC}$  compensated by ideal  $R_{cp}$ . Fig. 7(c) shows the simulated maximum absolute value of the approximation error versus the PMOS resistance with different thresholds of  $D_{in}$  for the PMOS with two-level  $V_G(D_{in})$ . It was found that the maximum absolute value of the approximation error is minimized when the PMOS resistance is equal to 30 k $\Omega$  and thresholds of  $D_{\rm in}$  are set as 512 and 15871. Fig. 7(d) shows the resistance of the ideal  $R_{cp}(D_{in})$ and the approximated resistance of the PMOS with two-level  $V_G(D_{\rm in})$  in this work. Although  $V_G(D_{\rm in})$  is constant for  $D_{\rm in}$ between 512 and 15871, the PMOS resistance still changes slightly with  $V_{\rm op}$  and  $V_{\rm on}$ , thus better fitting the ideal resistance  $R_{\rm cp}(D_{\rm in})$  and reducing the approximation error, which leads in turn to an additional improvement of around 2 dB in the SFDR in this work. In addition, the PMOS is designed as small as possible. Therefore, the additional parasitic capacitance introduced by the PMOS at the output node is only 0.15 fF. This value is much smaller than that of the current cell array. Consequently, the additional parasitic capacitance of the PMOS at the output node has only a negligible impact on the SFDR. Fig. 7(e) shows the approximation error versus  $D_{\rm in}$  with the approximated  $R_{\rm cp}(D_{\rm in})$  obtained using the PMOS with two-level  $V_G(D_{in})$  and PMOS with three-level  $V_G(D_{in})$ , respectively. It is seen that the approximation error obtained using the approximated  $R_{cp}(D_{in})$  is smaller than that obtained without the approximated  $R_{\rm cp}(D_{\rm in})$ . According to the results presented for three-level  $V_G(D_{\rm in})$  in Fig. 7(b), (d), and (e), a better  $R_{cp}(D_{in})$ -fit PMOS resistor for an improved linearity can be obtained when  $V_G(D_{in})$  has more levels. However, two-level  $V_G(D_{in})$  is sufficient to achieve SFDR better than 70 dBc. Hence, for reasons of simplicity, two-level  $V_G(D_{in})$ was chosen for implementation in this work. Fig. 8 shows the simulated SFDR improvement versus the variation of  $R_{cp}/Z_u$ caused by PVT variation. It is seen that even with  $\pm 40\%$ 



Fig. 7. (a) PMOS biased with code-dependent gate voltage,  $V_G(D_{\rm in})$ . (b) Illustrative two-level  $V_G(D_{\rm in})$  and three-level  $V_G(D_{\rm in})$ . (c) Simulated maximum absolute value of approximation error versus PMOS resistance with different thresholds of  $D_{\rm in}$  for the PMOS with two-level  $V_G(D_{\rm in})$ . (d) Approximated resistances of PMOS with two-level  $V_G(D_{\rm in})$  and three-level  $V_G(D_{\rm in})$ . (e) Approximation error versus  $D_{\rm in}$  with approximated  $R_{\rm cp}(D_{\rm in})$  by PMOS with two-level  $V_G(D_{\rm in})$  and PMOS with three-level  $V_G(D_{\rm in})$ .

variation of  $R_{\rm cp}/Z_u$ , the simulated SFDR improvement is still larger than 5 dB by using the simple PMOS-based  $R_{\rm cp}(D_{\rm in})$  with two-level  $V_G(D_{\rm in})$ .

# III. DAC WITH OIC AND CPR TECHNIQUES

Fig. 9 shows a block diagram of the proposed 14-bit DAC architecture. A higher partition level of segmentation results in lower implementation area, including the current cells, switch drivers, and DEM [14]. Therefore, in this work, the digital



Fig. 8. Simulated SFDR improvement versus variation of  $R_{cp}/Z_u$  caused by PVT variation.

input code,  $D_{\rm in}$ , is segmented into three unary MSB bits, three unary upper LSB (ULSB) bits, three unary LSB bits, and five binary lower LSB (LLSB) bits. The upper 9 bits and lower 5 bits pass through the DEM and delay equalizer, respectively, and enter the DRZ circuit. Depending on the DRZ outputs, the switch drivers control the switch pairs of the current cells in such a way as to generate the DAC output. In addition, during the DRZ phase, the DRZ turns ON all of the switch pairs of the current cells to produce a zero differential DAC output, i.e.,  $V_{\rm DAC} = V_{\rm op} - V_{\rm on} = 0$ .

Section III-A introduces the sizing and placement of the unit current cell in the proposed DAC. Section III-B describes the proposed CPR technique used to reduce the gradient mismatch error. Finally, Section III-C introduces the two-level  $V_G(D_{\rm in})$  generator used in the proposed OIC technique.

## A. Compact Layout of Unit Current Cell

Fig. 10 shows the circuit diagram of the current cell array, where the unit current cell is used for the most significant bit of the LLSB, i.e., LL<sub>5</sub>, rather than the least significant bit of the LLSB, i.e., LL<sub>1</sub>, in order to reduce the total layout area of the current cell array. Conventional unit current cell comprises switch pair transistors  $M_{SW}$ , a cascoded transistor  $M_{\rm CAS}$ , a current-source transistor  $M_{\rm CS}$ , and a long metal interconnect [4]. However, the present non-cascoded current cells omit  $M_{\text{CAS}}$ . Furthermore, to shorten the metal interconnect and reduce the parasitic capacitance between  $M_{\rm SW}$  and  $M_{\rm CS}$ ,  $M_{\rm CS}$  is placed together with its own  $M_{\rm SW}$ in a small area. To make the layout of the unit current cell compact, the width of  $M_{\rm CS}$  is designed as the minimum layout width of two minimum-size  $M_{SW}$  plus the distance between them, as shown in the bottom-right of Fig. 10. The length of  $M_{\rm CS}$  is obtained from the device mismatch data and the required full-scale DAC output current. The LSB  $(L_1-L_7)$ , ULSB  $(UL_1-UL_7)$  and MSB  $(M_1-M_7)$  current cells are formed by the parallel connection of 2, 16, and 128 unit current cells, respectively. In addition, the LL<sub>4</sub> and LL<sub>3</sub> current sources are formed via the series connection of 2 and 4  $M_{\rm CS}$ , respectively. For the LL<sub>2</sub> and LL<sub>1</sub> bits, the width of the series-connected four  $M_{\rm CS}$  is divided by 2 and 4, respectively.

Fig. 11 shows the simulated SFDR of the proposed DAC versus the random mismatch of the current source with and without DEM, respectively, where the random mismatch of the current source is modeled as a Gaussian distribution with standard deviation ( $\sigma$ ). It is noted that each SFDR is the worst case in the  $3\sigma$  range (i.e., 99.7% yield) over 10 000 Monte-Carlo simulation runs. As can be seen, for an SFDR larger than



Fig. 9. Architecture of the proposed DAC with CPR and OIC techniques.



Fig. 10. Circuit diagram of current cells with 3 + 3 + 3 + 5 segmentation.



Fig. 11. Behavior simulation of DEM in the proposed DAC. (Note that current source mismatch of 1.6%  $(\sigma)$  is chosen for unit current cell).

70 dBc, the allowable  $\sigma$  of the random mismatch of current-source for the unit current cell without DEM is around 0.45%. However, when DEM is applied, the permissible value of  $\sigma$  increases to 1.6%. As described above, the  $M_{\rm CS}$  length can be calculated from the device mismatch data. For 1.6% ( $\sigma$ ) random mismatch,  $M_{\rm CS}$  for the LL<sub>5</sub> bit is sized as follows: width = 0.44  $\mu$ m and length = 0.85  $\mu$ m, while  $M_{\rm SW}$  is sized as width = 0.1  $\mu$ m and length = 0.05  $\mu$ m. As a result, the layout area of the unit current cell is around 0.8  $\mu$ m<sup>2</sup>.

## B. Concentric Parallelogram Routing

The DEM reduces the distortion induced by the mismatch, including both the random mismatch and the gradient mismatch. However, it raises the noise floor. To mitigate this

problem, this work reduces the gradient mismatch through a careful design of the layout arrangement of the current cells. The proposed DAC incorporates seven MSB  $(M_1-M_7)$  current cells, where each cell is divided into 32 identical subcells as shown in Fig. 12(a) and each subcell contains four unit current cells. Fig. 12(b) shows a simple layout arrangement of the seven current cells. The routing for the interconnection of the subcells within each MSB current cell is uniform. Hence, no timing skew occurs between the different MSB current cells. However, the reduction of the gradient mismatch error produced by this arrangement of the current cells is insufficient for high-resolution DACs. Fig. 12(c) thus shows an alternative layout arrangement based on the well-known  $Q^2$  random walk method [10]. Compared with the simple arrangement in Fig. 12(b), the random walk arrangement has a common centroid and, therefore, achieves a lower gradient mismatch error. However, the total routing lengths used to connect the subcells of each MSB cell are different. Furthermore, the lengths of the routings used to connect any two adjacent subcells of the same MSB current cell are not the same. Hence, a timing skew is induced between the current cells.

To reduce the gradient mismatch error, while simultaneously equalizing the routing-induced delay, this article proposes the CPR arrangement shown in Fig. 13, in which the 32 subcells of each MSB current cell are arranged in the form of a



Fig. 12. Layout arrangements of seven current cells (note each cell has 32 subcells). (a) Illustration of a subcell, (b) simple layout (no common centroid), and (c)  $Q^2$  random walk layout (common centroid).

parallelogram evenly distributed over the *x*- and *y*-axes. Since the parallelograms of the seven MSB current cells are concentric, the gradient mismatch error among the cells is reduced. Furthermore, to mitigate the mismatch between the MSB and ULSB segments, each ULSB current cell, which is divided into four identical subcells, is allocated within the layout array of the MSB current cells. To deliver the switch control signal



Fig. 13. Proposed CPR technique for seven MSB current cells and seven ULSB current cells.



Fig. 14. (a) Gradient mismatch error profile with joint error distribution (rotation angle of profile is zero degree). (b) Simulated SFDR versus rotation angle for different current cell array layouts.

from the output of the switch driver to the 32 subcells of each MSB current cell, the routing wires used to interconnect the 32 subcells are arranged in the form, as shown in Fig. 13. As shown, each MSB current cell has two routing paths from the vertex (i.e., the output of the switch driver) to the diagonal vertex of the parallelogram. The number of connected subcells in each routing path of every MSB current cell is, therefore, always equal to 16. Moreover, the length of the routing for connecting any two adjacent subcells of the same MSB current cell is always equal to the length of the diagonal of the subcell. Given the routing path arrangement shown in Fig. 13, the delay of the switch control signal from the output of the switch driver to the subcells in the same column of each MSB current



Fig. 15. (a) Circuit implementation of L-level  $V_G(D_{\rm in})$  generator for OIC. (b) Time-domain waveform of L-level  $V_G(D_{\rm in})$  generator with L=2.



Fig. 16. Chip photograph.

cell is equal since the switch control signal passes through the same routing length and the same number of subcells. Consequently, the routing-induced timing skew error among the different MSB cells is greatly reduced.

In accordance with [4], [11], and [13], the gradient mismatch quantity of the proposed CPR design was verified by MATLAB simulations using a joint error distribution (50% linear +50% quadratic). The maximum gradient mismatch was equal to 2% and provided sufficient tolerance to maintain a high yield, as shown in Fig. 14(a). A rotation angle parameter was used to simultaneously rotate the *x*- and *y*-axes of the gradient mismatch profile in the clockwise direction in order to model the error distribution under various chip allocations within a silicon wafer. Fig. 14(b) shows the simulated SFDR versus the rotation angle for the three current cell array arrangements described above (i.e., simple, random walk and CPR). When the routing-induced timing skew is ignored in every case, the simulated SFDR of the proposed CPR and that

of  $Q^2$  random walk are comparable. When the routing-induced timing skew at 10 GS/s is introduced, the simulated SFDR of the  $Q^2$  random walk layout degrades to less than 50 dBc. However, that of the proposed CPR remains higher than 70 dBc.

# C. Two-Level $V_G(D_{in})$ Generator

Fig. 15(a) shows the circuit implementation of the L-level  $V_G(D_{\rm in})$  generator, where L=2 is chosen in this work since two-level  $V_G(D_{\rm in})$  is sufficient to achieve SFDR better than 70 dBc. As shown, the L-level  $V_G(D_{\rm in})$  generator with L=2 is composed of a digital comparator with a threshold of  $D_{\rm th1}=512$ , a retiming DFF, a switch driver, and a current cell. The assistant clock Clk<sub>ast</sub>, for the  $V_G(D_{\rm in})$  generator is used to determine the timing of the  $V_G$  transition through the retiming DFF. To prevent  $V_{\rm DAC}$  from  $V_G$  transition-induced non-linearity, the  $V_G$  transition point is located at the middle of the DRZ phase, as shown in Fig. 15(b). With this timing arrangement, the variation tolerance of the rising edge of Clk<sub>ast</sub> is as much as  $\pm 25\%$  of sampling period.

# IV. MEASUREMENTS AND COMPARISONS

The DAC, which was fabricated in a 28-nm CMOS process, has an active area of  $285 \times 246 \ \mu m^2$ , as shown in Fig. 16. The DAC output current was converted to a voltage through an off-chip 50- $\Omega$  resistive differential load and coupled to a spectrum analyzer through a balun [4], [17], [18]. Unless otherwise specified, all of the following measurements were performed with DEM on and a full-scale output current of 16 mA, which corresponds to a 400-mV peak-to-peak output voltage swing and generates a sine wave of -10 dBm due to the intrinsic DRZ effect. In addition, in this work, the output power of the DAC with finite output impedance is about 0.09 dB smaller than that of a DAC with infinite output impedance. Although the proposed OIC technique cannot recover the degradation of the output power caused by the finite output impedance, it can linearize the resultant nonlinearity.

Fig. 17(a) shows the measured spectra with a 117 MHz signal clocked at 10 GS/s. When DEM is OFF, the measured SFDR is 62.2 dBc, which is limited mainly by the random mismatch error of the current cell. When DEM is ON but OIC is not applied, the measured SFDR improves to 65.2 dBc and is limited by the finite output impedance effect. When the OIC is enabled, the measured SFDR further improves to 75.2 dBc. Fig. 17(b) shows the measured spectra for a 4570 MHz signal clocked at 10 GS/s. When DEM is OFF, the measured SFDR is 51.0 dBc, which is mainly limited by the random skew variation from the switch drivers. When DEM is ON but OIC is not applied, the measured SFDR improves to 57.8 dBc and is limited by the finite output impedance effect. When OIC is enabled, the measured SFDR further improves to 65.5 dBc. The power attenuation of the 4570 MHz signal is caused by the pad and PCB parasitics, and the balun insertion loss. Fig. 18 shows the measured output power versus output signal frequency,  $f_{out}$ , with and without the de-embedded power attenuation, respectively. As shown in Fig. 19(a) and (b), the measured third-order inter-modulation distortion (IM3), which was tested at signal frequencies of 4570 and 4648 MHz



Fig. 17. Measured spectra for (a) SFDR with 117 MHz signal clocked at 10 GS/s and (b) SFDR with 4570 MHz signal clocked at 10 GS/s.



Fig. 18. Measured output power versus output signal frequency,  $f_{out}$ .

clocked at 10 GS/s, improved from -60 to -70.8 dBc when the OIC technique was enabled. In other words, the OIC technique effectively remedies the finite output impedance effect. Fig. 20(a) and (b) summarizes the measured SFDR and IM3 versus output signal frequency,  $f_{out}$ , clocked at 10 GS/s, respectively. The results show that the measured SFDR and IM3 improved by at least 7.7 and 10 dB, respectively, at 10 GS/s when the OIC technique is enabled. For the 4570 MHz signal clocked at 10 GS/s, Fig. 17(b) shows that the measured HD3 improvement with OIC is around 10 dB. Since both the power of HD3 and the power of the output signal are attenuated, another spur at low frequency becomes larger than HD3, as shown in the bottom-right corner of Fig. 17(b). As a result, the measured SFDR improvement with OIC is actually only 7.7 dB rather than 10 dB. In addition, Fig. 20(c) shows the measured noise spectral density (NSD) of signals clocked at 10 GS/s. As shown, the NSD varies from -161 to −158 dBm/Hz over the 5-GHz Nyquist bandwidth range.

Fig. 21 shows the measured SFDR versus the temperature, supply voltage, and full-scaled output current (with the other



Fig. 19. Measured spectra for IM3 with signal frequencies of 4570 and 4648 MHz clocked at 10 GS/s. (a) Without OIC. (b) With OIC.

conditions unchanged). When the temperature is increased from 10 °C to 40 °C with a supply voltage of 1.1 V and a full-scale output current of 16 mA, the measured SFDR improvement with OIC is larger than 7.9 dB. In addition, when the supply voltage is increased from 1.07 to 1.13 V at a temperature of 25 °C and a full-scale output current of 16 mA, the measured SFDR improvement with OIC is greater than 6.6 dB. Finally, when the full-scale output current is increased from 14.5 to 17.5 mA with a constant temperature of 25 °C and



Fig. 20. (a) SFDR, (b) IM3, and (c) NSD versus output signal frequency,  $f_{\rm out}$ , clocked at 10 GS/s.



Fig. 21. Measured SFDR versus (a) temperature, (b) supply voltage, and (c) full-scaled output current with other conditions unchanged.

a supply voltage of 1.1 V, the measured SFDR improvement with OIC exceeds 9.5 dB.

For a smaller output swing, the nonlinearity caused by the finite output impedance is also smaller. In addition, if  $D_{\rm in}$  is limited to the region between 512 and 15871, for which the output swing is 0.9375 of the full-scale range, the PMOS will always operate in the triode region with a fixed gate voltage in this work. However, the PMOS resistance still changes slightly with  $V_{\rm op}$  and  $V_{\rm on}$ . As a result, the measured SFDR with OIC at a small output swing still shows some improvement, e.g., a 2-dB measured SFDR improvement when output swing is -6 or -12 dBFS. Notably, if  $V_G(D_{\rm in})$  has more levels, the SFDR at small output swings will show further improvement.

Table I compares the measured performance of the DAC with that of other state-of-the-art CMOS Nyquist DACs with sampling frequency  $f_s \ge 6$  GHz and resolution  $\ge 10$  bits [1],

TABLE I Comparison of the DAC With Other State-of-the-Art CMOS Nyquist DACs With  $f_s \geq 6$  GHz and Resolution  $\geq 10$  Bits

|                                        | This<br>Work | JS<br>2018 | SC<br>[18] | ISSCC<br>2018 [16] | ISSCC<br>2017 [3] | VLSIC<br>2016 [1] |
|----------------------------------------|--------------|------------|------------|--------------------|-------------------|-------------------|
| Process (nm)                           | 28           | 65         |            | 16                 | 16                | 40                |
| Resolution, N                          | 14           | 16         |            | 16                 | 14                | 14                |
| Activ e area (mm²)                     | 0.07         | 0.97       |            | 0.52               | 0.855             | N/A               |
| Supply (V)                             | 1.1          | 1.0 / 2.5  |            | 1.0/3.0            | N/A               | 1.0/±1.8          |
| Full-scale output current, I load (mA) | 16           | 16         |            | 40                 | 20                | 40                |
| Output power, Pload (dBm)              | -10.09       | -3.98      |            | 3.98               | -2.04             | 3.98              |
| Sample frequency, f <sub>s</sub> (Hz)  | 10G          | 9G         | 12G        | 6G                 | 6.8G              | 8.9G              |
| Power consumption, Ptotal (mW)         | 162          | 758        | 1065       | 350                | 330               | 1200              |
| SFDR <sub>best</sub> (dBc)             | 75.2         | 82         | 76         | 88                 | 84                | 71                |
| SFDR <sub>worst</sub> (dBc)            | 65.5         | 56         | 52         | 67                 | 62                | 50.5              |
| FoM (Hz/fW)                            | 450          | 63         | 19         | 650                | 280               | 5.9               |
| FoM (Hz/fW)                            |              |            |            |                    |                   |                   |



Fig. 22. Common FoM versus  $f_s$  for proposed DAC and other state-of-the-art CMOS Nyquist DACs with  $f_s \ge 1$  GHz and resolution  $\ge 10$  bits.

[3], [16], [18]. Using the OIC and CPR, the proposed DAC achieves a high linearity over a wide bandwidth and operates from a single 1.1-V supply. The power consumption from the single 1.1 V supply clocked at 10 GS/s is only 162 mW, which is much smaller than in [1], [3], [16], and [18]; even with a lower  $f_s$ . Furthermore, the active area of the IC is less than one seventh of that of the others. Fig. 22 plots a common figure-of-merit (FoM) [4], [14], [19] versus  $f_s$  for the proposed DAC and the compared state-of-the-art CMOS Nyquist DACs with  $f_s \geq 1$  GHz and resolution  $\geq 10$  bits. The envelope is curve-fit by the two best prior state of the arts. It is seen that, compared with the envelope, this work achieves a  $9\times$  better FoM with  $f_s$  equal to 10 GS/s and a  $1.6\times$  higher  $f_s$  with the same FoM.

# V. CONCLUSION

This article has proposed a DAC with OIC and CPR techniques to improve the SFDR and IM3 performance. The two techniques additionally enable the use of small-size non-cascoded current cells, which reduce the area and routing parasitic capacitance of the current cell array, and hence widen the bandwidth, relax the requirement of switch driver's driving ability, and reduce the power consumption. The measurement results have shown that the implemented DAC achieves a high linearity over a wide bandwidth, a low-power consumption, a small area, and the ability to use a single low-voltage supply. Consequently, the proposed OIC and CPR techniques provide an effective means of resolving the low output impedance and critical strict timing skew issues of DAC when more advanced processes are used and wider bandwidths are targeted.

# ACKNOWLEDGMENT

The authors would like to acknowledge the chip fabrication support provided by Taiwan Semiconductor Research Institute (TSRI), Taiwan.

### REFERENCES

- [1] V. Ravinuthula *et al.*, "A 14-bit 8.9 GS/s RF DAC in 40 nm CMOS achieving >71dBc LTE ACPR at 2.9 GHz," in *Proc. IEEE Symp. VLSI Circuits (VLSIC)*, Jun. 2016, pp. 1–2.
- [2] L. Duncan et al., "A 10-bit DC-20-GHz multiple-return-to-zero DAC with >48-dB SFDR," IEEE J. Solid-State Circuits, vol. 52, no. 12, pp. 3262–3275, Dec. 2017.
- [3] C. Erdmann et al., "16.3 A 330 mW 14b 6.8 GS/s dual-mode RF DAC in 16 nm FinFET achieving -70.8 dBc ACPR in a 20 MHz channel at 5.2 GHz," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2017, pp. 280–281.
- [4] W.-T. Lin, H.-Y. Huang, and T.-H. Kuo, "A 12-bit 40 nm DAC achieving SFDR > 70 dB at 1.6 GS/s and IMD <61 dB at 2.8 GS/s with DEMDRZ technique," *IEEE J.Solid-State Circuits*, vol. 49, no. 3, pp. 708–717, Mar. 2014.
- [5] S. Luschas and H.-S. Lee, "Output impedance requirements for DACs," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, May 2003, pp. I-861–I-864.
- [6] C.-H. Lin et al., "A 12 bit 2.9 GS/s DAC with IM3 <-60 dBc beyond 1 GHz in 65 nm CMOS," IEEE J. Solid-State Circuits, vol. 44, no. 12, pp. 3285–3293, Dec. 2009.
- [7] P. Palmers and M. J. Steyaert, "A 10-Bit 1.6-GS/s 27-mW current-steering D/A converter with 550-MHz 54-dB SFDR bandwidth in 130-nm CMOS," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 57, no. 11, pp. 2870–2879, Nov. 2010.
- [8] H.-Y. Huang and T.-H. Kuo, "A 0.07 mm<sup>2</sup> 210 mW single-1.1 V-supply 14-bit 10 GS/s DAC with concentric parallelogram routing and output impedance compensation," in *Proc. IEEE Symp. VLSI Circuits (VLSIC)*, Jun. 2019, pp. C136–C137.
- [9] A. Nazemi et al., "3.4 A 36 Gb/s PAM4 transmitter using an 8b 18 GS/S DAC in 28 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2015, pp. 58–59.
- [10] G. A. M. Van der Plas, J. Vandenbussche, W. Sansen, M. S. J. Steyaert, and G. G. E. Gielen, "A 14-bit intrinsic accuracy Q<sup>2</sup> random walk CMOS DAC," *IEEE J. Solid-State Circuits*, vol. 34, no. 12, pp. 1708–1718, Dec. 1999.
- [11] Y. Cong and R. L. Geiger, "Switching sequence optimization for gradient error compensation in thermometer-decoded DAC arrays," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 47, no. 7, pp. 585–595, Jul. 2000.
- [12] J. Deveugele, G. Van der Plas, M. Steyaert, G. Gielen, and W. Sansen, "A gradient-error and edge-effect tolerant switching scheme for a high-accuracy DAC," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 51, no. 1, pp. 191–195, Jan. 2004.
- [13] D.-H. Lee, Y.-H. Lin, and T.-H. Kuo, "Nyquist-rate current-steering digital-to-analog converters with random multiple data-weighted averaging technique and Q<sup>N</sup> rotated walk switching scheme," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 53, no. 11, pp. 1264–1268, Nov. 2006.
- [14] W.-T. Lin and T.-H. Kuo, "A compact dynamic-performance-improved current-steering DAC with random rotation-based binary-weighted selection," *IEEE J. Solid-State Circuits*, vol. 47, no. 2, pp. 444–453, Feb. 2012.
- [15] Y. Tang *et al.*, "A 14 bit 200 MS/s DAC with SFDR > 78 dBc, IM3 < -83 dBc and NSD < -163 dBm/Hz across the whole nyquist band enabled by dynamic-mismatch mapping," *IEEE J. Solid-State Circuits*, vol. 46, no. 6, pp. 1371–1381, Jun. 2011.
- [16] C.-H. Lin et al., "A 16 b 6 GS/s Nyquist DAC with IMD < -90dBc up to 1.9 GHz in 16 nm CMOS," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2018, pp. 360–361.</p>
- [17] W.-H. Tseng, C.-W. Fan, and J.-T. Wu, "A 12-bit 1.25-GS/s DAC in 90 nm CMOS with >70 dB SFDR up to 500 MHz," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 2845–2856, Dec. 2011.
- [18] S. Su and M. S.-W. Chen, "A 16-bit 12-GS/s single-/dual-rate DAC with a successive bandpass delta-sigma modulator achieving < -67-dBc IM3 within DC to 6-GHz tunable passbands," *IEEE J. Solid-State Circuits*, vol. 53, no. 12, pp. 3517-3527, Dec. 2018.

[19] M. Clara, W. Klatzer, B. Seger, A. D. Giandomenico, and L. Gori, "A 1.5 V 200 MS/s 13b 25 mW DAC with randomized nested background calibration in 0.13 μm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2007, pp. 250–251.



**Hung-Yi Huang** (Student Member, IEEE) was born in Tainan, Taiwan, in 1987. He received the B.S. degree (Hons.) in electrical engineering from National Cheng Kung University, Tainan, in 2010, where he is currently pursuing the Ph.D. degree.

His research interests include Nyquist and oversampling ADCs and DACs.

Mr. Huang received the Annual Best Analog IC-Design Award from the Taiwan Semiconductor Research Institute (TSRI) of Taiwan in 2015. He is an Honorary Member of the Phi Tau Phi Scholastic Honor Society, Taiwan.



**Tai-Haur Kuo** (Senior Member, IEEE) was born in Tainan, Taiwan, in 1960. He received the B.S. degree in electrical engineering from National Cheng Kung University (NCKU), Tainan, in 1982, and the M.S. and Ph.D. degrees in electrical engineering from the University of Maryland, College Park, MD, USA, in 1988 and 1990, respectively.

In 1982, he joined Military Police, Taipei, Taiwan, as a Reserve Officer, where he was elevated to Second Lieutenant and finally promoted to the Military Police Captain of the Taipei Train Station.

From 1984 to 1986, he was an Analog Integrated Circuit (IC) Designer with the Industrial Technology and Research Institute (ITRI), Hsinchu, Taiwan. In 1989, he joined the Aerospace Technology Center of Allied-Signal, Columbia, MD, USA, where he was involved in the research on the design of monolithic ultrahigh-speed RTD-HEMT ICs. From 1990 to 1992, he was initially a Design Engineer with Integrated Device Technology, Santa Clara, CA, USA, and then a Project Manager with ITRI. In 2004, he joined Advanic Technologies, Tainan, as the President. In 2005, he joined Elite Semiconductor Memory Technology, Hsinchu, as the Vice President. He joined the Board of Directors with ChipMOS Technology, Hsinchu, in 2012, Holtek Semiconductor, Hsinchu, in 2016, Zilltek Technology, Hsinchu, in 2016, and Taiwan IC Industry and Academia Research Alliance, Hsinchu, in 2016. Since 1992, he has been with the Department of Electrical Engineering, NCKU, where he became a Professor in 1997 and is currently a Distinguished Professor. He holds 43 patents. His current research interests include data converters, deltasigma modulators, class-D audio amplifiers, energy harvesting, and power management ICs.

Dr. Kuo received the Annual Personal Special Contribution Award from ITRI in 1986, the Outstanding Teaching Excellence Award from NCKU in 2012, the Outstanding Industry-Academy Cooperation Achievement Award from NCKU in 2012, the Technical Achievement Award and the Himax Award from the IEEE Tainan Section in 2015 and 2016, the Outstanding Technology Transfer Award and the Outstanding Research Award from the Ministry of Science and Technology of Taiwan in 2016 and 2018, and the Takuo Sugano Award of the IEEE International Solid-State Circuits Conference (ISSCC) in 2020. He was a co-recipient of five Annual Best Analog IC-Design Awards from the Taiwan Semiconductor Research Institute (TSRI), Taiwan. He served on the Technical Program Committee of the IEEE ISSCC. He served as a Guest Editor for the IEEE JOURNAL OF SOLID-STATE CIRCUITS.