# A 2.5 GS/s 7-Bit 5-Way Time-Interleaved SAR ADC With On-Chip Background Offset and Timing-Skew Calibration

Kiho Seong<sup>®</sup>, Graduate Student Member, IEEE, Jae-Soub Han<sup>®</sup>, Graduate Student Member, IEEE, Yong Shim<sup>®</sup>, Member, IEEE, and Kwang-Hyun Baek<sup>®</sup>, Senior Member, IEEE

Abstract-This brief presents the on-chip background offset and timing-skew calibration of the 1-then-2b/cycle timeinterleaved successive-approximation-register analog-to-digital converter (TI SAR ADC). For timing-skew between sub-ADC's sampling clocks, a comparator offset-based window detector (WD) is used to adjust the clock edge misalignment. In addition, comparator offset calibration is considered both in terms of 1) global offset (between the offset-free reference comparator and the local reference comparator in each sub-ADC) and 2) local offset (between the local reference comparator and the rest of the comparators in the same sub-ADC). The proposed calibration sufficiently suppresses noise floor and spurs, and all calibrations are performed in the background without interfering with normal ADC operation. The prototype 5-way TI SAR ADC is fabricated in a 28 nm CMOS process and occupies a 0.03 mm<sup>2</sup> area including on-chip calibration. With the proposed calibration, the prototype achieves SNDR of 40 dB at Nyquist input and consumes 7.57 mW, leading to the Walden figure of merit (FoM $_W$ ) of 37.2 fJ/conversion-step.

Index Terms—SAR ADC, time-interleaved, background calibration, multi-bit/cycle.

# I. INTRODUCTION

IRELESS communication systems and serial link transceivers require high-speed and medium-resolution analog-to-digital converter (ADC) [1]–[3]. Time-interleaved successive-approximation-register ADC (TI SAR ADC) is the most promising candidate for these applications based on 1) compatibility with CMOS scaling due to mostly digital-based structure and 2) power-efficient architecture using multiple ADCs at low-speed operating frequency. However, due to the nature of multi-ADC, TI SAR ADC suffers from the mismatches such as timing-skew

Manuscript received 29 March 2022; revised 12 June 2022; accepted 28 June 2022. Date of publication 4 July 2022; date of current version 26 September 2022. This work was supported in part by the National Research Foundation of Korea (NRF) Grant funded by the Korea Government (MSIT) under Grant 2020R1A2C1012714; in part by the Chung-Ang University Graduate Research Scholarship in 2020; and in part by the Chip Fabrication and EDA Tool supported by the IC Design Education Center (IDEC). This brief was recommended by Associate Editor E. Bonizzoni. (Corresponding authors: Yong Shim; Kwang-Hyun Baek.)

The authors are with the School of Electrical and Electronics Engineering, Chung-Ang University, Seoul 06974, South Korea (e-mail: yongshim@cau.ac.kr; kbaek@cau.ac.kr).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TCSII.2022.3188290.

Digital Object Identifier 10.1109/TCSII.2022.3188290



Fig. 1. Block diagram of the proposed 5-way TI SAR ADC with background calibration.

and offset between sub-ADCs [4], [5]. To overcome these mismatches, various calibration techniques have been proposed [6]–[13].

Recently, a 1-then-2b/cycle architecture using the background offset calibration method was proposed in [7] as shown in Fig. 1 (inside the lower-left dotted box). This calibration method effectively eliminates local offset mismatches among comparators within sub-ADCs, but offset mismatches still exist between comparators within different sub-ADCs. This global offset degrades the performance of TI ADC. Moreover, [7] adopts a common clock bootstrap method that takes great effort to route clock signals to reduce timing-skew mismatches. However, this approach will face difficulties as the number of sub-ADCs increases.

There have been many studies to overcome the timing-skew mismatch, one of which is timing-skew calibration using a window detector (WD) [6]. WD is assumed to be a good timing-skew estimator, but the structure introduced in [6] shows a vulnerability to environmental changes that require an additional calibration scheme resulting in high design complexity. To solve the design problem, [12] proposed a WD based on the offset applied to the comparator. By introducing an offset voltage to the comparator and creating a window, the WD design becomes concise. However, setting the proper window width still requires foreground calibration, which interrupts normal operation and reduces overall throughput.

1549-7747 © 2022 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 2. (a) Architecture of the TI ADC with window detector and its timing diagram, (b)  $D_{out}$  histogram of corresponding ADC with and without skew.

Based on the above issues, this brief proposes background offset and timing-skew calibration using the WD. A simple block diagram of the proposed TI SAR ADC is shown in Fig. 1. Apart from the five sub-ADCs, there is an auxiliary SAR ADC for background calibration and the timing-skew calibration logics for correcting skew between the sub-ADCs.

Here, the core idea of this brief can be summarized as follows: 1) The background timing-skew and offset calibration based on WD, and it allows the proposed ADC to operate seamlessly without additional calibration phases. 2) The global offset (between comparators within different sub-ADCs) and local offset (between comparators within the same sub-ADC) are simultaneously calibrated, thereby improving the overall performance of the ADC.

The rest of this brief is organized as follows. Section II describes the concept of WD to detect skew between ADCs. The proposed architecture and calibration procedure are introduced in Section III. The comparison of measurement results with state-of-the-art TI SAR ADC is shown in Section IV. Finally, the conclusion is presented in Section V.

#### II. WINDOW DETECTOR

# A. Timing-Skew Detection Through Voltage Window

Fig. 2(a) shows the overall architecture and timing diagram of the WD-based TI ADC [6], [8], [9], [12]. It consists of five sub-ADCs (Sub-ADC<sub>1-5</sub>), a WD, and a skew estimator. The sub-ADCs and WD sample the input at the falling edge of the sampling clock ( $\phi_{SAM1-5,WD}$ ). WD has a full-rate sampling clock ( $\phi_{VD}$ ), while each sub-ADC has an interleaved clock ( $\phi_{VD}$ ). That is, only one sub-ADC sample the input (V<sub>IN</sub>) simultaneously with the WD. The main idea of skew estimation using WD is shown in Fig. 2(b). The skew estimation event occurs when the WD samples ( $\phi_{WD}$ ) the V<sub>IN</sub>'s zero-crossing point. The WD then generates a flag to activate the skew estimator, which collects digital output (D<sub>out</sub>) from the sub-ADC. If there is no skew between the sampling



Fig. 3. Comparator offset-based window detector.

clocks, the  $D_{out}$  is expected to have a zero mean and some distribution. Meanwhile, when the skew is  $\Delta t$ , the sampled  $D_{out}$  distribution has a non-zero mean (for instance,  $\pm \mu$  in Fig. 2(b)).

#### B. Mean Absolute Deviation

The timing-skew between sampling clocks of different sub-ADCs is now expressed as the mean value of the digital output captured by the skew estimator. Since the mean value of  $D_{out}$  can have both positive and negative values, taking the absolute mean value of the received  $D_{out}$ ,  $(E(|D_{out}|) = \mu$  in Fig. 2(b)) becomes a good indicator of skew. This is the main idea of skew estimation based on mean absolute deviation (MAD) [9]. Therefore, the calibration process should minimize this mean value  $(\mu)$  by adjusting the delay from the variable delay line (VDL) in Fig. 2(a) which controls the sampling timing of each sub-ADC.

# C. Comparator Offset-Based Window Detector

The input cross-coupled comparators having an offset can be used as a simple and robust WD [12] as shown in Fig. 3(a). In Fig. 3(b), assume that  $V_{P,N}$  are differential input, and the gray background represents the sampled signal.

First of all, if there is no offset, the outputs of comparators, regardless of the  $V_{P-N}$ , always have different polarities. On the other hand, if the comparators have an offset  $(V_{OS})$ , the outputs possibly then have the same polarity if the input difference is sufficiently small, especially if the sampled input difference is less than the offset (Case 3). If the magnitude of the offset is expressed as half of the voltage window width, the comparator outputs have the same polarity when the sampled input difference is within the window width  $(V_{P-N} < W)$ .

However, [12] adopts foreground offset calibration to make comparators as a WD, which requires an additional phase interfering with normal operation and needs an additional input signal for calibration. In this brief, the background window width control method (offset control) resolves these disadvantages.



Fig. 4. Overall architecture of the proposed 5-way TI SAR ADC.

# III. OVERALL ARCHITECTURE AND BACKGROUND CALIBRATION

Fig. 4 shows the overall architecture of the proposed TI SAR ADC. It is divided into three main parts: five sub-ADCs, timing-skew calibration blocks, and an auxiliary SAR ADC with WD for calibration. The timing-skew calibration block reduces the skew by adjusting the sampling clocks ( $\phi_{SAM1-5}$ ) based on the information obtained from the calibration. The remaining auxiliary SAR ADC is a crucial part of the WD for skew estimation and offset calibration. Basically, this unit is a simple replica of a sub-ADC with input cross-coupling comparators (CMP<sub>WD0,WD1</sub>), a reference comparator (CMP<sub>REF</sub>), CDACs (DAC $_{P0,N0}$ ), and an offset calibration unit. Apart from these basic components, there are additional units, including a clock generator, an offset generation logic, a window detection logic, and a dummy ADC having CMP<sub>DUM</sub> and  $DAC_{P1,N1}$ . Note that, WD samples the input at half the ADC sampling rate  $(\phi_{WD})$  to ensure sufficient detection and calibration time. Since this causes input impedance variation, dummy ADC is used to sample inputs for the remaining half-cycle of the clock  $(\phi_{DUM})$ , ensuring that the auxiliary ADC operates at a full ADC sampling rate without impedance issues [6], [8], [9], [12].

#### A. Background Window Control Using Offset Calibration

Fig. 5 shows a block diagram and waveforms of the proposed background window control scheme using offset calibration. In addition, from a calibration point of view,  $CMP_{WD0,WD1}$  operate mostly the same. Therefore, the window control procedure for  $CMP_{WD1}$  is explained only for simplicity. In the sampling phase  $(\phi_{WD})$ , the comparator input difference  $(V_{P-N})$  tracks the input signal difference  $(V_{INP-INN})$ . At the end of the sampling period, when the sampled input difference is sufficiently small and is within the window region, the flag signal is generated. When the flag signal is activated, the  $\phi_{CM}$  signal briefly shorts the comparator differential input and induces  $V_{P-N} = 0$  right after the next sampling phase. Thereafter, the switch  $\phi_P$  for the LSB

capacitor in the DAC $_{P0}$  is closed, and accordingly,  $V_{P-N} = 1$  LSB. Then, the OUT $_{WD1}$ , becomes high, which increases the offset control voltage (CAL $_{WD1}$ ) inside the offset calibration unit. This operation is repeated for 15 cycles after the flag signal is activated, and the CAL $_{WD1}$  level rises until the OUT $_{WD1}$  is low even at the  $V_{P-N} = 1$  LSB. The waveform in which the CAL $_{WD1}$  decreases when this event occurs is shown in cycle 14 in Fig. 5, which means that offset calibration converges so that the CMP $_{WD1}$  has an internal 1 LSB offset.

The calibration process for the CMP<sub>WD0</sub> is almost the same except for  $\phi_N$  switching, not  $\phi_P$ . This makes  $V_{P-N}=-1$  LSB, and the corresponding offset of CMP<sub>WD0</sub> is 1 LSB. This entire process is used to incorporate the 1 LSB offset into each comparator. Since the voltage step for offset calibration ( $\Delta CAL_{WD0,1}$ ) is small, the window width is gradually adjusted to be proportional to  $\pm 1$  LSB. Lastly, because the CMP<sub>REF</sub> must be offset-free for global offset calibration, the above offset calibration procedure can be used in the same way except for introducing 1 LSB voltage into the input terminal.

# B. Individual Loop Local-Global Offset Calibration

The proposed ADC provides simultaneous local-global offset calibration. Fig. 6(a) shows the simplified architecture of the proposed TI SAR ADC to illustrate the local-global offset calibration loops (only the components participating in this calibration are displayed in black). As discussed before, each sub-ADC has three comparators ( $CMP_{0-2}$ ) to resolve 2b/cycle, and the auxiliary ADC has three comparators inside ( $CMP_{WD0,WD1}$ , and  $CMP_{REF}$ ). During global offset calibration, the  $CMP_{REF}$  is used as the zero-offset reference for the comparator ( $CMP_1$ ) in each sub-ADC. In other words, the  $CMP_1$  of the sub-ADC corrects its own offset characteristics to the  $CMP_{REF}$  through the offset calibration (OS CAL) unit. Meanwhile, the  $CMP_1$  of each sub-ADC functions as a local reference and is used to correct the offsets of the remaining comparators,  $CMP_{0,2}$ , of the same sub-ADC.

A detailed of the OS CAL unit is shown in Fig. 6(c). It consists of a decision logic, a 6-bit counter, a 6-bit R-2R DAC, and control switches. Here, the decision logic gets two comparator outputs, one from the reference comparator and the other from the comparator to be calibrated. And it controls the up/down counter and switches to change the analog voltages ( $V_{BP,BN}$ ) generated by R-2R DAC which is applied to the additional transistors ( $M_{CP,CN}$ ). Then  $M_{CP,CN}$  acts as a static load with varying strength depending on the voltage applied to the gate, mimicking the offset to the comparator. The offset calibration range is  $\pm 35$  mV which can cover the estimated offset ( $3\sigma = 30 \text{ mV}$ ) with a calibration step of 1 mV. It should be noted here that the proposed offset calibration simultaneously calibrates the global and local offset, unlike similar architecture that only correct the local offset in [7]. and it has low complexity than traditional LMS-based digital background calibration. In addition, since the two loops operate independently, the system stabilizes during the dual loop operation. Fig. 6(b) conceptually shows individual loops for local (Loop<sub>L</sub>) and global offset calibration (Loop<sub>G</sub>).



Fig. 5. Background window width control for window detector.



Fig. 6. (a) Architecture of the local-global offset calibration, (b) calibration procedure, and (c) block diagram of the offset calibration.



Fig. 7. Block diagram of the skew estimator and variable delay line (VDL).

# C. Timing-Skew Calibration

The timing-skew calibration block controls the sampling timing to eliminate the skew between sub-ADCs. Fig. 7 shows its implementation, where the unit consists of 1) a skew estimator that collects digital output from sub-ADC and 2) a VDL that adjusts the sampling clock for skew calibration. The skew estimator consists of a data collector, an accumulator, a MAD



Fig. 8. Die photo.

estimator, and an up/down counter. If flag is enabled, the data collector takes the absolute value of the  $D_{out}$ . Thereafter, the data  $|D_{out}|$  is accumulated and averaged through the accumulator. The current mean value  $E_n(|D_{out}|)$  is then compared with the previous  $E_{n-1}(|D_{out}|)$  in the MAD estimator, and it is used to update the up/down counter. Accordingly, the output of the up/down counter is controlled to minimize the skew between the sampling clocks by adjusting the VDL and the 6-bit capacitor bank. The calibration range of VDL is  $\pm 15$  ps and the step length is 0.5 ps. It can cover the estimated timing-skew mismatch  $(3\sigma = 10 \text{ ps})$  and achieve the SNDR of 40 dB. Note that the global offset calibration step of 63 cycles is performed within the timing-skew calibration of one cycle and it converges before skew calibration. Therefore the global offset calibration does not affect skew calibration.

# IV. MEASUREMENT RESULTS

The proposed TI SAR ADC was fabricated in a 28 nm CMOS process. Fig. 8 shows a prototype chip microphotograph, which occupies  $0.03 \text{ mm}^2$  including five sub-ADCs and WD for on-chip calibration. The proposed ADC adopts symmetrical input Y-tree [14] to minimize bandwidth mismatch, and the full-custom unit MOM capacitor (1 fF) is designed to reduce CDAC mismatch and gain error. The ADC has an input range of  $1.72 \text{ V}_{pp,diff}$ . Fig. 9(a, b) shows dynamic performance measured at different input frequencies with and without calibration. The careful layout of CDAC mitigates the effect of gain mismatch, and as a result, the gain mismatch spurs



Fig. 9. Measured (a, b) dynamic and (c, d) static performance.

 $\begin{tabular}{l} TABLE\ I\\ PERFORMANCE\ COMPARISON\ WITH\ STATE-OF-THE-ART\ TI\ SAR\ ADC\\ \end{tabular}$ 

|                          | JSSC'17<br>[2] | JSSC'18<br>[7]    | TCAS-1'21<br>[13] | This Work         |
|--------------------------|----------------|-------------------|-------------------|-------------------|
| Architecture             | 16x<br>TI SAR  | 1-2b 2x<br>TI SAR | 2x<br>TI SAR      | 1-2b 5x<br>TI SAR |
| Technology (nm)          | 40             | 28                | 28                | 28                |
| Supply (V)               | 1.1            | 0.9               | 1.2/0.9           | 0.9               |
| Resolution (bit)         | 8              | 7                 | 7                 | 7                 |
| fs (GS/s)                | 2              | 2.4               | 2                 | 2.5               |
| SNDR (dB)                | 39.4           | 40.1              | 36.4              | 40.0              |
| SFDR (dB)                | 55.1           | 54.3              | 47.8              | 52.3              |
| DNL (LSB)                | -0.6/0.6       | 0.49              | -0.98/0.86        | -0.45/0.32        |
| INL (LSB)                | -0.6/0.6       | 0.57              | -1.4/1.5          | -0.35/0.29        |
| Power (mW)               | 54.2           | 5                 | 7.62              | 7.57              |
| FoM <sub>W</sub> (fJ/cs) | 355            | 25.3              | 70.8              | 37.2              |
| Area (mm <sup>2</sup> )  | 0.54           | 0.0043            | 0.0082            | 0.03              |

are not shown in Fig. 9(a). The proposed calibration effectively suppresses noise floor and spurs, resulting in significant improvements in dynamic performance. Note that, noise floor becomes an issue due to offset mismatch between comparators in sub-ADC, and spurs are mainly due to offset and timingskew mismatch of each sub-ADC. As can be seen in Fig. 9(b), SNDR and SFDR at Nyquist-frequency inputs are improved to 40 dB and 52.3 dB from 32.3 dB and 39.7 dB, respectively. As shown in Fig. 9(c, d), the static performance, DNL and INL using the proposed calibration technique were found to be -0.45/0.32 LSB and -0.35/0.29 LSB, respectively. Table I summarizes the overall performance of the prototype and compares it with the state-of-the-art TI SAR ADC with similar specifications. Compared to a similar architecture in [7], the proposed work exhibits similar dynamic performance and better static performance even with more sub-ADCs. Note that, the TI ADC proposed in [7] targets small CDACs, which reduce silicon footprint and power consumption at the expense of static performance. Finally, the proposed ADC achieves the Walden figure of merit (FoM $_W$ ) of 37.2 fJ/conversion-step.

#### V. CONCLUSION

In this brief, an on-chip background offset and timing-skew calibration techniques are presented to compensate the mismatch of 1-then-2b/cycle TI SAR ADC. The proposed local-global offset calibration not only compensates offset errors between comparators of each sub-ADC, but also calibrates offset mismatch between sub-ADCs operating in a time-interleaved manner. In addition, timing-skew calibration using WD compensates for sampling clock timing-skew between sub-ADCs. With all calibration techniques applied, the prototype chip fabricated in a 28 nm CMOS process shows sufficiently low noise floor and spurs. The measured dynamic performance is 40 dB SNDR and 52.3 dB SFDR at Nyquist rates, with the power consumption of 7.57 mW. This leads to the FoM $_W$  as 37.2 fJ/conversion-step.

#### REFERENCES

- [1] V. Giannini et al., "A 79 GHz phase-modulated 4 GHz-BW CW radar transmitter in 28 nm CMOS," IEEE J. Solid-State Circuits, vol. 49, no. 12, pp. 2925–2937, Dec. 2014.
- [2] T. Miki, T. Ozeki, and J.-I. Naka, "A 2-GS/s 8-bit time-interleaved SAR ADC for millimeter-wave pulsed radar baseband SoC," *IEEE J. Solid-State Circuits*, vol. 52, no. 10, pp. 2712–2720, Oct. 2017.
- [3] Y.-H. Chung, W.-S. Rih, and C.-W. Chang, "A 6-bit 1.3-GS/s ping-pong domino-SAR ADC in 55-nm CMOS," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 65, no. 8, pp. 999–1003, Aug. 2018.
- [4] N. Kurosawa, H. Kobayashi, K. Maruyama, H. Sugawara, and K. Kobayashi, "Explicit analysis of channel mismatch effects in timeinterleaved ADC systems," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 48, no. 3, pp. 261–271, Mar. 2001.
- [5] B. Razavi, "Design considerations for interleaved ADCs," *IEEE J. Solid-State Circuits*, vol. 48, no. 8, pp. 1806–1817, Aug. 2013.
- [6] J. Song, K. Ragab, X. Tang, and N. Sun, "A 10-b 800-MS/s time-interleaved SAR ADC with fast variance-based timing-skew calibration," IEEE J. Solid-State Circuits, vol. 52, no. 10, pp. 2563–2575, Oct. 2017.
- [7] C.-H. Chan, Y. Zhu, W.-H. Zhang, U. Seng-Pan, and R. P. Martins, "A two-way interleaved 7-b 2.4-GS/s 1-then-2 b/cycle SAR ADC with background offset calibration," *IEEE J. Solid-State Circuits*, vol. 53, no. 3, pp. 850–860, Mar. 2018.
- [8] J. Liu, C.-H. Chan, S.-W. Sin, U. Seng-Pan, and R. P. Martins, "Accuracy-enhanced variance-based time-skew calibration using SAR as window detector," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 27, no. 2, pp. 481–485, Feb. 2019.
- [9] J. Song, K. Ragab, X. Tang, and N. Sun, "A 10-b 600-MS/s 2-way time-interleaved SAR ADC with mean absolute deviation-based background timing-skew calibration," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 66, no. 8, pp. 2876–2887, Mar. 2020.
- [10] M. Guo, J. Mao, S.-W. Sin, H. Wei, and R. P. Martins, "A 1.6-GS/s 12.2-mW seven-/eight-way split time-interleaved SAR ADC achieving 54.2-dB SNDR with digital background timing mismatch calibration," *IEEE J. Solid-State Circuits*, vol. 55, no. 3, pp. 693–705, Apr. 2020.
- [11] D.-S. Jo, B.-R.-S. Sung, M.-J. Seo, W.-C. Kim, and S.-T. Ryu, "A 40-nm CMOS 7-b 32-GS/s SAR ADC with background channel mismatch calibration," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 67, no. 4, pp. 610–614, Apr. 2020.
- [12] K. Seong et al., "Time-interleaved SAR ADC with background timingskew calibration for UWB wireless communication in IoT systems," Sensors, vol. 20, no. 8, p. 2430, 2020.
- [13] W. Jiang, Y. Zhu, C.-H. Chan, B. Murmann, and R. P. Martins, "A 7-bit 2 GS/s time-interleaved SAR ADC with timing skew calibration based on current integrating sampler," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 68, no. 2, pp. 557–568, Feb. 2021.
- [14] A. T. Ramkaj et al., "A 5-GS/s 158.6-mW 9.4-ENOB passive-sampling time-interleaved three-stage pipelined-SAR ADC with analog-digital corrections in 28-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 55, no. 6, pp. 1553–1564, Jun. 2020.