# A 12-bit 40 nm DAC Achieving SFDR > 70 dB at 1.6 GS/s and IMD < -61dB at 2.8 GS/s With DEMDRZ Technique

Wei-Te Lin, Student Member, IEEE, Hung-Yi Huang, Student Member, IEEE, and Tai-Haur Kuo, Member, IEEE

Abstract—For current-steering digital-to-analog converters (DACs), a technique utilizing dynamic-element-matching and digital return-to-zero, called DEMDRZ, is proposed to simultaneously suppress the mismatch- and transient-induced nonlinearity. In doing so, the usage of small-sized current sources and switches is possible, and the spurious-free dynamic range (SFDR) and intermodulation distortion (IMD) for high signal frequencies can be improved. With the DEMDRZ technique, a 12-bit compact, low-power, high-speed, high-resolution DAC is implemented in TSMC 40 nm CMOS process. The DAC architecture, circuit, and layout designs are presented. The implemented DAC achieves > 70 dB SFDR for signals over the 800 MHz Nyquist bandwidth at 1.6 GS/s and < -61 dB IMD for signals over the 1.4 GHz Nyquist bandwidth at 2.8 GS/s. Further, it dissipates 40 mW with a single 1.2 V supply. The active area of the DAC is 0.016 mm<sup>2</sup>, which is less than 6% of other state-of-the-art 12-bit current steering DACs. Furthermore, the implemented DAC performs best with three common figure-of-merits (FoMs).

Index Terms—Compact size, current-steering, DAC, DEM, digital return-to-zero, digital-to-analog converter, DRZ, dynamic element matching, figure-of-merit, FoM, high-resolution, high-speed, IMD, intermodulation distortion, mismatch insensitivity, return-to-zero, RTZ, SFDR, spurious-free dynamic range.

### I. INTRODUCTION

URRENT-STEERING digital-to-analog converters (DACs) are commonly used in wideband applications, e.g., signal generation and multi-carrier communication systems. A critical challenge for DAC design is to realize a high spurious-free dynamic range (SFDR) or low intermodulation distortion (IMD) for wideband applications. To overcome this challenge, three primary problems must be solved, namely, the parasitic capacitance-induced finite output impedance, current-source mismatch-, and transient-induced nonlinearity.

For the first problem, the parasitic capacitance of current sources lowers the high-frequency output impedance, and thereby deteriorates the signal bandwidth of DACs [1], [2]. Current sources with cascoded transistors are commonly used

Manuscript received June 24, 2013; revised November 06, 2013 and January 09, 2014; accepted January 09, 2014. Date of publication February 10, 2014; date of current version March 05, 2014. This paper was approved by Associate Editor Ichiro Fujimori. This work was supported by the National Science Council of Taiwan under Grant NSC 102-2220-E-006-017.

The authors are with the Department of Electrical Engineering, National Cheng Kung University, Tainan 70101, Taiwan (e-mail: wtlin@msic.ee.ncku.edu.tw; hyhuang@msic.ee.ncku.edu.tw; thkuo@msic.ee.ncku.edu.tw).

Digital Object Identifier 10.1109/JSSC.2014.2301769

to increase the output impedance [1], [2]; however, the parasitic capacitance due to large transistors used for lower mismatch still limits the high-frequency output impedance. In this work, by reducing the mismatch effect, the current sources, including the cascode transistors, are designed to be as small as possible to reduce the parasitic capacitance and increase the high-frequency output impedance.

The second problem is the nonlinearity stemming from the mismatch of current sources with small transistors [3], [4]. To enable the use of small transistors, several methods have been proposed to prevent the current-source mismatch effect from deteriorating the performance, such as calibration circuits to directly compensate the mismatch error [3], [5], and dynamic-element-matching (DEM) techniques [6]–[9] to randomize the selection of current sources to reduce mismatch effects. Among the above methods, a good DEM technique requires less circuit overhead and complexity, and thus can be effectively used to reduce the mismatch effect and transistor size. By using a DEM technique, the chip area can be smaller, allowing for shorter wires and smaller parasitic capacitance, thereby widening the signal bandwidth and shortening the wires for reducing timing skew.

The third problem is the transient-induced nonlinearity occurring during the DAC's output transition. Fig. 1(a) shows the DAC's output transition with non-return-to-zero (NRZ), where the output transition is strongly dependent on the previous signal, which causes the transient-induced nonlinearity. To reduce this nonlinearity, various return-to-zero (RTZ) methods have been proposed. Fig. 1(b) shows the DAC's output transition with RTZ methods, in which the RTZ methods insert a zero differential output between two adjacent signals to allow the output transition to be independent of the previous signal. Consequently, the RTZ methods reduce the transient-induced nonlinearity. The RTZ methods can be categorized into analog RTZ (ARZ) and digital RTZ (DRZ). ARZ can be realized with large reset transistors added at the DAC output terminals [10], while DRZ can be realized with mid-code insertion [11]. Unlike ARZ, DRZ does not require any reset transistors; hence, there is less parasitic capacitance, cost and power consumption. However the DRZ performance is limited by code dependent switching transients, which can be solved with the technique proposed in this work.

In this paper, a technique that utilizes DEM and DRZ, termed DEMDRZ, is proposed to simultaneously suppress the current-source mismatch- and transient-induced nonlinearity of the implemented DAC to achieve high SFDR and low IMD with a



Fig. 1. DAC output transition with (a) NRZ and (b) RTZ.

small chip area. Section II of this paper presents the architecture and operational principle of the DAC with DEMDRZ, while Section III presents the circuit design and implementation. Measurement results and comparisons are given in Section IV, and a conclusion is offered in Section V.

# II. OPERATIONAL PRINCIPLE OF THE DEMDRZ

Fig. 2 shows a 3-bit binary-weighted DAC with seven unit elements  $(U_7, U_6, \dots, U_1)$ . With a conventional binary-to-thermal coder, the input code B<sub>3</sub>, B<sub>2</sub> and B<sub>1</sub> control  $U_7U_6U_5U_4$ ,  $U_3U_2$  and  $U_1$ , respectively. In order to reduce the size of the DAC, small transistors need to be used for both the current sources and the switches. In this paper, the DEM technique in [7] is adopted to reduce the nonlinearity effects due to the mismatch of small transistors. Thus, a DEM coder, which contains a rotator and a pseudo-random number generator with 16 bit length, is used to replace the conventional binary-to-thermal coder to realize the DEM technique. Fig. 3(a) shows the operation of the DEM technique with three input codes, 110, 001 and 110, where the R represents a random rotation step ranging from 0 to 6. For the first signal phase with R equal to  $0, B_3, B_2$  and  $B_1$  control  $U_7U_6U_5U_4, U_3U_2$  and  $U_1$ , respectively. For the second signal phase with R equal to 6, B<sub>3</sub>,  $B_2$  and  $B_1$  are rotated 6 steps counterclockwise, with respect to the conventional operation, to control U<sub>6</sub>U<sub>5</sub>U<sub>4</sub>U<sub>3</sub>, U<sub>2</sub>U<sub>1</sub> and U<sub>7</sub>, respectively. For the third signal phase with R equal to 2, B<sub>3</sub>, B<sub>2</sub> and B<sub>1</sub> are rotated 2 steps counterclockwise, with respect to the conventional operation, to control U<sub>2</sub>U<sub>1</sub>U<sub>7</sub>U<sub>6</sub>, U<sub>5</sub>U<sub>4</sub> and U<sub>3</sub>, respectively. In brief, the controlled unit elements are randomized by the random number R to suppress mismatch-induced distortions.

Additionally, RTZ is used to solve the transient-induced non-linearity between DAC output transitions. For RTZ circuit implementation, according to the rationale stated in Section I, DRZ is used in this paper. Fig. 3(b) shows the DRZ operation, which is similar to the operation of conventional DACs except that the DRZ phases are inserted. During the DRZ phases, the 100 code is inputted and connects the elements  $\rm U_7U_6U_5U_4$  to one



Fig. 2. Three-bit binary-weighted DAC with either a conventional binary-to-thermal coder or a DEM coder.

output terminal and the remaining elements  $U_3U_2U_1$  to the other terminal, respectively, resulting in a differential output voltage equal to the LSB weight, which is near zero. During the DRZ phase, an extra element  $U_0$  can be added to  $U_3U_2U_1$  to obtain zero differential output. Without the extra element, the nonzero output effect is negligible in a high-resolution DAC since the weight of the least-significant bit is small. However, the DRZ has the shortcoming of code dependent switching transient, which is also demonstrated in Fig. 3(b). As can be seen, for the input code 110, the switched current cells are always  $U_3U_2$ . In other words, the switching transient induced glitches are correlated with the input codes, and thus its corresponding output levels. This correlation induces distortion tones that degrade the SFDR and IMD of a DAC. The proposed DEMDRZ technique can be used to overcome this problem.

The operation of the DEMDRZ is shown in Fig. 3(c), where the unit selection with randomization is demonstrated using the same input as the DRZ in Fig. 3(b). In addition, during the DRZ phase of DEMDRZ operation, the DEM is disabled by setting R to 0. For the first input 110 with R equal to 0, during the signal phase, the selected current cells are U<sub>7</sub>U<sub>6</sub>U<sub>5</sub>U<sub>4</sub> and U<sub>3</sub>U<sub>2</sub>. Then, the code 100 is inputted during the DRZ phase. Hence, U<sub>3</sub>U<sub>2</sub> are switched while the signal phase is changed to the DRZ phase. For the second input 001 with R equal to 6, U<sub>7</sub> is selected during the signal phase, and then U<sub>6</sub>U<sub>5</sub>U<sub>4</sub> are switched during the DRZ phase. Similarly, the third input 110 is the same as the first one, with the exception that the random number R equals 2 in this example. The selected elements are U<sub>2</sub>U<sub>1</sub>U<sub>7</sub>U<sub>6</sub> and U<sub>5</sub>U<sub>4</sub>, with U<sub>2</sub>U<sub>1</sub> switched during the DRZ phase. This results in different switched unit elements for the same input code with different values of R. Fig. 4 shows a comparison of NRZ, DRZ [11], and the proposed DEMDRZ with the same input as in Fig. 3. As can be seen, the NRZ suffers from transient-induced nonlinearity caused by output transitions. Although the DRZ provides DRZ phases to reduce NRZ nonlinearity, the code dependent switching transient of DRZ still induces non-negligible distortion. With the proposed DEMDRZ, the code-dependent distortion is randomized by the random number R, which



Fig. 3. Operation of (a) DEM (b) DRZ, and (c) DEMDRZ.



Fig. 4. Output transition comparisons of NRZ, DRZ and the proposed DEMDRZ.

allows the proposed DEMDRZ to simultaneously suppress the current-source mismatch- and transient-induced distortions, and thereby greatly improve the SFDR and IMD.

# III. CIRCUIT DESIGN AND IMPLEMENTATION

Fig. 5 shows the architecture of the proposed DAC with DEMDRZ, which is segmented into 3 MSB bits, 3 upper LSB (ULSB) bits, 3 LSB bits, and 3 lower LSB (LLSB) bits. The current weighting of the LLSB bit is defined as  $I_{\rm LLSB}$ . The current weighting of the other segments are  $I_{\rm MSB}=512I_{\rm LLSB}$ ,  $I_{\rm ULSB}=64I_{\rm LLSB}$  and  $I_{\rm LSB}=8I_{\rm LLSB}$ . As shown in Fig. 5, because the mismatch effect is negligible for the 3-bit LLSB, the DEM coders are only used in the upper 9-bits. The DEMDRZ coder is composed of a DEM coder, a DRZ coder and a multiplexer (MUX). The MUX is used to alternately pass the DEM and DRZ codes to the switch drivers for signal and DRZ phases, respectively. During the signal phase, CLK is 1, and the outputs of the 3 DEM coders and  $B_3B_2B_1$  are passed to the switch

drivers. Then, the switch drivers generate complementary outputs to the switches to direct the current sources. During the DRZ phase, CLK is 0, and the outputs of the 4 DRZ coders are passed to the switch drivers. The DRZ coders connect the inputs of the 1st, 3rd, 5th, and 7th MSB ( $M_{1,3,5,7}$ ) switch drivers to 1. In addition, the inputs of the 2nd, 4th, and 6th MSB ( $M_{2,4,6}$ ), the 1st~7th ULSB ( $UL_{1\sim7}$ ), the 1st~7th LSB ( $L_{1\sim7}$ ) and the 1st~3rd LLSB ( $LL_{1\sim3}$ ) switch drivers are connected to 0. The above connections implement the mid-code insertion for DRZ, as described in Section II.

Fig. 6 shows 2 SFDR simulations of the proposed DAC in Fig. 5 with and without DEM, respectively. As can be seen, for a SFDR larger than 70 dB, the allowed standard deviation ( $\sigma$ ) of the current-source mismatch without DEM is about 1%. With DEM, the  $\sigma$  of current-source mismatch increases to 4%. Each SFDR is the worst case in the  $3\sigma$  range, i.e., 99.7% yield, of 10,000 runs of Monte-Carlo simulation. Fig. 7 shows the simulated INL curves from 10000 Monte Carlo simulations and their average INL curve with 4% (1 $\sigma$ ) mismatch. The maximum INL is 2.7 LSB, while the averaged INL is smaller with DEM. Fig. 8 shows the circuit diagram of the current sources and switches of the proposed DAC. To reduce the total layout area for all current sources and switches, the unit cell of current sources is arranged to the  $LL_3$  bit rather than the  $LL_1$  bit of conventional designs. The current of the LL<sub>3</sub> current source is named I<sub>u</sub>; hence, the least current I<sub>LLSB</sub> in Fig. 5 equals  $1/4 \cdot I_u$ . With a 200 mV overdrive voltage for both the current-source transistor  $M_{\rm CS}$ and the cascoded transistor  $M_{CAS}$ , the  $M_{CS}$  dimension can be calculated according to device mismatch data. For 4%  $(1\sigma)$  mismatch, the  $M_{CS}$  for  $LL_3$  bit is sized as width  $(W) = 1.525 \mu m$ and length (L) = 1.05  $\mu$ m, while the M<sub>CAS</sub> is sized as W =  $0.5~\mu \mathrm{m}$  and  $L=0.25~\mu \mathrm{m}$ . Due to the use of DEM, the switch pair can be sized as W = 0.12  $\mu$ m and L = 0.08  $\mu$ m. The LL<sub>2</sub> and LL<sub>1</sub> current sources are formed by series-connecting 2 and 4 M<sub>CS</sub>, resulting in a half and a quarter current of I<sub>u</sub>, respectively. Each LSB ( $L_{1\sim7}$ ), ULSB ( $UL_{1\sim7}$ ) and MSB ( $M_{1\sim7}$ ) current source is formed by parallel-connecting 2, 16 and 128



Fig. 5. Architecture of the proposed DAC with 3 + 3 + 3 + 3 segmentation.



Fig. 6. Behavior simulation of the DEM for the proposed DAC, in which the current source mismatch of 4% ( $1\sigma$ ) is chosen.

 $M_{CS}$ , respectively. To compare the performance of the proposed DEMDRZ to other topologies, SPICE simulation was used. In the simulation with  $f_s = 1.6$  GHz, an output of near-DC frequency,  $f_{DC} = 0.03 \cdot f_s$ , is used to reveal the mismatch-induced nonlinearity; and, an output of near-Nyquist frequency, which causes large numbers of switching elements,  $f_{NQ} = 0.487 \cdot f_s$ , is used to reveal the transient-induced nonlinearity. The simulation results for NRZ, NRZ+DEM, DRZ, and DEMDRZ are summarized in Table I. For  $f_{DC}$  with 4%  $(1\sigma)$  mismatch applied in all current sources and switches, the SFDR performance is dominated by the mismatch-induced nonlinearity. As shown in the Table I, the NRZ+DEM and DEMDRZ more effectively suppress mismatch-induced nonlinearity compared to NRZ and DRZ. For  $f_{NQ}$  with and without 4%  $(1\sigma)$  mismatch applied, the SFDR performance is dominated by the transient-induced nonlinearity and is greatly improved when DEMDRZ is used.

Although the output power of the proposed DEMDRZ is half due to the RTZ phase, the flatness of signal amplitude in the wide



Fig. 7. Simulated INL curves (gray color) from 10000 Monte Carlo simulations with 4% ( $1\sigma$ ) mismatch and their average INL curve (black color).

bandwidth and the better in-band SFDR performance by RTZ phase [10] are more attractive in this paper. For near-Nyquist output frequency, the SFDR performance with DEMDRZ is improved 8.8 dB compared to that without DRZ, as shown in Table I.

The mismatch error within individual MSB, ULSB and LSB segments can be randomized by the DEMDRZ technique, so the gradient mismatch error within each segment, named intra-segment, is mitigated. However, the gradient mismatch error between different segments, named inter-segment, is still a problem because the randomization of DEMDRZ works only within individual segments. As such, a layout floorplan which is simple and compact, but well-compensated for inter-segment gradient mismatch error, is proposed. The floorplan in Fig. 9 also features short metal routings for current source connections and is beneficial for maintaining the high-SFDR bandwidth of DACs. To ensure that the MSB, ULSB, and LSB portions have limited inter-segment mismatch, the MSB, ULSB, and LSB current-source arrays are evenly divided into seven groups, where each group is composed of an MSB current-source array



Fig. 8. Circuit diagram of current sources and switch arrays

TABLE I SIMULATED SFDR PERFORMANCE OF NRZ, NRZ WITH DEM, DRZ, AND DEMDRZ.  $f_{\rm DC}=0.03\cdot f_{\rm s}, f_{\rm NQ}=0.487\cdot f_{\rm s},$  and  $f_{\rm s}=1.6$  GS/s

| fout     | Functionality                                 | NRZ        | NRZ+DEM    | DRZ        | DEMDRZ     |
|----------|-----------------------------------------------|------------|------------|------------|------------|
| $f_{DC}$ | No mismatch                                   | 76.6       | 76.4       | 72.5       | 74.6       |
|          |                                               | dB         | dB         | dB         | dB         |
|          | 4% mismatch<br>(current source<br>& switches) | 68.9<br>dB | 75.2<br>dB | 67.5<br>dB | 74.1<br>dB |
| $f_{NQ}$ | No mismatch                                   | 62.4<br>dB | 63.3<br>dB | 68.8<br>dB | 72.4<br>dB |
|          | 4% mismatch<br>(current source<br>& switches) | 59.0<br>dB | 63.1<br>dB | 64.5<br>dB | 71.9<br>dB |

containing 128  $\rm M_{CS}$ , a ULSB current-source array containing 16  $\rm M_{CS}$ , and a LSB current-source array containing 2  $\rm M_{CS}$ . The switch arrays are similarly divided, floorplanned and placed close to their corresponding current source groups. As shown in Fig. 9, and compared to a conventional layout arrangement where each segment is "self-grouped", the proposed layout arrangement, named inter-placement, can maintain the current ratio of MSB to ULSB and ULSB to LSB closer to the designed value of 8.

The gradient mismatch quantity has been verified with Monte-Carlo simulations, in which the gradient mismatch error profile with joint error distribution (50% linear + 50% quadratic) was used [9], [12], while the respective gradient mismatch is 2%. Fig. 10 shows the profile, where the rotation angle is used as a parameter to simultaneously turn the X axis and Y axis clockwise to simulate the error distribution under various chip allocations within a silicon wafer, as in [12]. Fig. 11 shows the simulation results of the DEM incorporating the two different layout arrangements. With the inter-placement

layout, better SFDR performance is obtained compared to the self-grouped one. In addition, 2% of the gradient mismatch provides large enough tolerance to maintain high yield. Although well-known methods such as common-centroid [2] and random walk [9] are good for gradient error reduction, the proposed inter-placement design does not further partition each of the current sources into 4 or more different sub-current-sources, nor need complicated and long routing wires. Consequently, it is beneficial to reduce parasitic capacitance to increase signal bandwidth.

For better current-source matching, the outermost columns and rows of the whole current source area is surrounded by two dummy rings, which provide identical surroundings to the inner ones. Furthermore, the layout of all current source transistors, including metal routing, is identical to minimize element mismatches. A die photograph of the implemented DAC, including a switch driver array, a switch array, a current-source array, a digital control circuit, and buffer is shown in Fig. 12, where the active area is only  $110~\mu m \times 145~\mu m$ .

In a small active area, small transistors and short routing wires induce small parasitic capacitance, maintaining the output impedance at high frequencies [2]. In addition, the small dimension has a small gradient mismatch error, while short and identical wire lengths reduce timing skew for a wider high-SFDR bandwidth. Data latches, which are implemented by D flip-flop, are located at the output of the DEMDRZ coder to synchronize the digital bits. Although small transistors induce random skew variation between digital bits, the skew can be suppressed by the randomization of DEMDRZ.

#### IV. MEASUREMENTS AND COMPARISONS

Fig. 13 shows the measurement setup, where the DAC's output current is converted to voltage through an off-chip 50  $\Omega$  resistive differential load and coupled to a spectrum analyzer through a wideband transformer. The digital inputs and clock



Fig. 9. Floorplan of the proposed DAC.



Fig. 10. Gradient mismatch error profile with joint error distribution, where the rotation angle of this profile is zero degree.



Fig. 11. SFDR Monte-Carlo simulations for the use of DEM with the two different layout patterns, inter-placement (o) and self-grouped (×). The other simulation shows when DEM is not used for the inter-placement (+) layout pattern.



Digital

Control

Circuit

Switch Driver Array

Switch Array

**Current Source** 

Array

Buffe

Fig. 13. Measurement setup

are produced by Agilent ParBERT 81250, and all measurements were performed with a full-scale load current of 16 mA, which corresponds to an 400 mV peak-to-peak voltage swing at the output pins of the IC. However, for the DAC without

connecting a spectrum analyzer, the peak-to-peak output swing is 800 mV. Fig. 14(a) shows the measured power spectrum density (PSD) of the DAC with a 15 MHz signal clocked at 1.6 GS/s, where the SFDR is 74 dB. Fig. 14(b) shows the measured PSD with a 784 MHz signal clocked at 1.6 GS/s,

Agilent

PXA

N9030A



Fig. 14. Measured spectra for (a) SFDR with a 15 MHz signal clocked at 1.6 GS/s, (b) SFDR with a 784 MHz signal clocked at 1.6 GS/s, (c) SFDR with a 784 MHz signal clocked at 1.6 GS/s, while DEM is turning off, and (d) IMD with 1360 MHz  $\pm$  0.35 MHz signal clocked at 2.8 GS/s.

where the SFDR is 70.3 dB and the power consumption of the DAC is 40 mW. Fig. 14(c) shows the measured PSD with a 784 MHz signal clocked at 1.6 GS/s while DEM is turned off, which decreases the SFDR to 61.3 dB. This phenomenon is consistent with the simulations in Fig. 6 and Table I. The NSD without DEM in Fig. 14(c) is -152.5 dBm/Hz. Even though the NSD with DEM in Fig. 14(b) is -151.0 dBm/Hz, which is slightly higher than that without DEM, the measured SFDR with DEM is increased from 61.3 dB to 70.3 dB compared to that without DEM.

Fig. 14(d) shows the measured PSD with two signals 1360 MHz  $\pm$  0.35 MHz clocked at 2.8 GS/s, where the IMD is -61.5 dB and the power consumption of the DAC is 47 mW. Fig. 15 shows the measured SFDR with signals clocked at 1.6 GS/s and 2.8 GS/s. Fig. 16 shows the IMD with signals clocked at 1.6 GS/s and 2.8 GS/s, respectively. At 1.6 GS/s, the DAC achieves <-70 dB IMD for signals over the 800 MHz Nyquist bandwidth; while at 2.8 GS/s, the DAC achieves <-61 dB IMD for signals over the 1.4 GHz Nyquist bandwidth. Fig. 17 shows the measured noise spectral density (NSD) with signals clocked at 1.6 GS/s and 2.8 GS/s, in which

the NSD remains < -151 dBm/Hz and -131 dBm/Hz over the 800 MHz and 1.4 GHz Nyquist bandwidths, respectively. The measured SFDR versus signal frequency is shown in Fig. 18(a), where comparisons with state-of-the-art CMOS DACs [1], [3], [13] are included. At 1.6 GS/s, the proposed DAC achieves >70 dB SFDR with signals over the 800 MHz Nyquist bandwidth, which outperforms the other state-of-the-art CMOS DACs, which achieve less than 500 MHz bandwidth with a 70 dB SFDR. Fig. 18(b) shows the measured IMD versus signal frequency and comparisons with other state-of-the-art CMOS DACs. The proposed DAC achieves an IMD comparable to other state-of-the-art CMOS DACs; however, its active area requirement is less than 6% of the others, as shown in Fig. 18(c). Fig. 18(c) also shows the comparison of normalized area, active area/(feature size)2, to further demonstrate the contribution due to the circuit design, not the process scaling. Table II summarizes the measurement results of state-of-the-art 12 to 14-bit DACs. Based on these results, the three common figures-of-merit (FoMs) proposed in [5], [14], and [15] are adopted. The proposed DAC performs rather excellently for FoM<sub>1</sub> and FoM<sub>2</sub>, and 210 times better for FoM<sub>3</sub>.

|                              | This Work                                      | ISSCC 2012                                                                                                                                                                                  | ISSCC 2012 JSSC 2011 [13] [3] |                                                             | JSSC 2009<br>[1] |  |
|------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------------------------------|------------------|--|
| Resolution, N                | 12                                             | 14                                                                                                                                                                                          | 12                            | 12                                                          |                  |  |
| Feature size                 | 40nm                                           | 0.18µm                                                                                                                                                                                      | 90nm                          | 65nm                                                        |                  |  |
| Supply (V)                   | 1.2                                            | 1.8/3                                                                                                                                                                                       | 1.2/ 2.5                      | 1/2.5                                                       |                  |  |
| f <sub>clk</sub> (GS/s)      | 1.6                                            | 3                                                                                                                                                                                           | 1.25                          | 1.6                                                         | 2.9              |  |
| I <sub>load</sub> (mA)       | 16                                             | 20                                                                                                                                                                                          | 16                            | 50                                                          |                  |  |
| P <sub>total</sub> (mW)      | 40                                             | <600°                                                                                                                                                                                       | 128                           | -                                                           | 188              |  |
| BW <sub>70dB</sub> (MHz)     | 800                                            | 350                                                                                                                                                                                         | 500                           | 225                                                         | 200              |  |
| BW <sub>6(N-1)dB</sub> (MHz) | 800                                            | 100                                                                                                                                                                                         | 625                           | 300                                                         | 250              |  |
| V <sub>swing,ppd</sub> (V)   | 0.8                                            | 1                                                                                                                                                                                           | 0.8                           | 2.5                                                         |                  |  |
| Active area (mm²)            | 0.016                                          | 4 0.825                                                                                                                                                                                     |                               | 0.31                                                        |                  |  |
| SFDR <sub>Best</sub> (dB)    | 74.0                                           | 84.0                                                                                                                                                                                        | 75.0                          | 74.0                                                        | 74.5             |  |
| SFDR <sub>Worst</sub> (dB)   | 70.3                                           | 52.0                                                                                                                                                                                        | 66.0                          | 52.5                                                        | -                |  |
| SNR <sub>Best</sub> (dB)     | 58.6                                           | -                                                                                                                                                                                           | -                             | •                                                           | -                |  |
| SNR <sub>Worst</sub> (dB)    | 50.0                                           | -                                                                                                                                                                                           | -                             | •                                                           | -                |  |
| IMD(dB)                      | <-61 @2.8GS/s                                  | <-65                                                                                                                                                                                        | -                             |                                                             | <-52             |  |
| FoM₁                         | 8.19E+04                                       | 2.73E+03                                                                                                                                                                                    | 2.00E+04                      | -                                                           | 5.45E+03         |  |
| FoM <sub>2</sub>             | 4.43E+05                                       | 2.12E+04                                                                                                                                                                                    | 7.34E+04                      | -                                                           | -                |  |
| FoM <sub>3</sub>             | 2.10E+10                                       | 1.12E+07                                                                                                                                                                                    | 9.93E+07                      | -                                                           | 7.20E+07         |  |
| Term FoM₁ [14]               |                                                | FoN                                                                                                                                                                                         | FoM <sub>3</sub> [15]         |                                                             |                  |  |
| Definition                   | $\frac{2^{N} \times BW_{6(N-1)dB}}{P_{total}}$ | $\frac{\overset{\text{SFDR}}{\underset{\text{Best}}{\text{-}1.76}} \times \overset{\text{SFDR}}{\underset{\text{Worst}}{\text{-}1.76}} \times f_{clk}}{P_{\text{total}} - P_{\text{load}}}$ |                               | $\frac{2^{2N} \times BW_{6(N-1)dB}}{P_{total} \times Area}$ |                  |  |

TABLE II
COMPARISON WITH STATE-OF-THE-ART 12–14 BIT CMOS DACS

a 600mW@5GHz



Fig. 15. SFDR versus signal frequency clocked at 1.6 GS/s and 2.8 GS/s.



Fig. 16. IMD versus signal frequency under 1.6 GS/s and 2.8 GS/s.

# V. CONCLUSION

In this paper, DEMDRZ was proposed to greatly improve SFDR and IMD for high-frequency application. The im-



Fig. 17. NSD versus signal frequency clocked at 1.6 GS/s and 2.8 GS/s.

plemented DAC achieves >70 dB SFDR at 1.6 GS/s and IMD <-61 dB at 2.8 GS/s, respectively. With the small DAC cells due to the adoption of DEMDRZ and the compact layout, the total active area is less than 6% of other state-of-the-art 12-bit DACs. Due to area reduction, overall parasitic capacitance and wire lengths are also reduced, resulting in a wider high-SFDR bandwidth and lower power consumption. Further, the implemented DAC achieves the best FoMs compared to other state-of-the-art DACs. Consequently, the proposed DEMDRZ technique is very suitable for compact, low-power, high-speed, high-resolution current-steering DACs.

# ACKNOWLEDGMENT

The authors would like to acknowledge fabrication support provided by National Chip Implementation Center (CIC), Taiwan.



Fig. 18. Comparison with state-of-the-art CMOS DACs for (a) SFDR versus signal frequency, (b) IMD versus signal frequency, and (c) active area and normalized area.

# REFERENCES

- [1] C.-H. Lin, F. M. L. van der Goes, J. R. Westra, J. Mulder, Y. Lin, E. Arslan, E. Ayranci, X. Liu, and K. Bult, "A 12 bit 2.9 GS/s DAC with IM3 < -60 dBc beyond 1 GHz in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 44, no. 12, pp. 3285–3293, Dec. 2009.
- [2] P. Palmers and M. S. J. Steyaert, "A 10-Bit 1.6-GS/s 27-mW current-steering D/A converter with 550-MHz 54-dB SFDR bandwidth in 130-nm CMOS," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 57, no. 11, pp. 2870–2879, Nov. 2010.
- [3] W.-H. Tseng, C.-W. Fan, and J.-T. Wu, "A 12-Bit 1.25-GS/s DAC in 90 nm CMOS with > 70 dB SFDR up to 500 MHz," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 2845–2856, Dec. 2011.
- [4] M. Pelgrom, A. Duinmaijer, and A. Welbers, "Matching properties of MOS transistors," *IEEE J. Solid-State Circuits*, vol. 24, no. 5, pp. 1433–1439, Oct. 1989.
- [5] M. Clara, W. Klatzer, B. Seger, A. D. Giandomenico, and L. Gori, "A  $1.5 \text{ V}\ 200 \text{ MS/s}\ 13 \text{ b}\ 25 \text{ mW}\ DAC$  with randomized nested background calibration in  $0.13 \ \mu\text{m}$  CMOS," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2007, pp. 250–251.
- [6] D.-H. Lee, T.-H. Kuo, and K.-L. Wen, "Low-cost 14-bit current-steering DAC with a randomized thermometer-coding method," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 56, no. 2, pp. 137–141, Feb. 2009.
- [7] W.-T. Lin and T.-H. Kuo, "A compact dynamic-performance-improved current-steering DAC with random rotation-based binary-weighted selection," *IEEE J. Solid-State Circuits*, vol. 47, no. 2, pp. 444–453, Feb. 2012.
- [8] W.-T. Lin and T.-H. Kuo, "A 12 b 1.6 GS/s 40 mW DAC with >70 dB SFDR over entire Nyquist bandwidth," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2013, pp. 474–475.
- [9] D.-H. Lee, Y.-H. Lin, and T.-H. Kuo, "Nyquist-rate current-steering digital-to-analog converters with random multiple data-weighted averaging technique and Q<sup>N</sup> rotated walk switching scheme," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 53, no. 11, pp. 1264–1268, Nov. 2006.
- [10] A. R. Bugeja and B. Song, "A 14-b, 100-MS/s CMOS DAC designed for spectral performance," *IEEE J. Solid-State Circuits*, vol. 34, no. 12, pp. 1719–1731, Dec. 1999.

- [11] AD9772: 14-Bit 150 MSPS TxDAC With 2x Interpolation Filter, Analog Devices, Inc., 1999.
- [12] Y. Cong and R. L. Geiger, "Switching sequence optimization for gradient error compensation in thermometer-decoded DAC arrays," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 47, no. 7, pp. 585–595, Jul. 2000
- [13] G. Engel, S. Kuo, and S. Rose, "A 14 b 3/6 GHz current-steering RF DAC in 0.18 μm CMOS with 66 dB ACLR at 2.9 GHz," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2012, pp. 458–459.
- [14] A. Van den Bosch, M. S. J. Steyaert, and W. Sansen, "Solving static and dynamic performance limitations for high-speed D/A converters," in *Analog Circuit Design: Scalable Analog Circuit Design, High-Speed D/A Converters, RF Power Amplifiers.* Norwell, MA, USA: Kluwer, 2002, pp. 189–210.
- [15] T. Chen, P. Geens, G. van der Plas, W. Dehaene, and G. Gielen, "A 14-bit 130-MHz CMOS current-steering DAC with adjustable INL," in *Proc. IEEE Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2004, pp. 167–170.



Wei-Te Lin (S'10) was born in Hsinchu, Taiwan. He received the B.S. degree in computer science and information engineering in 2005 from Chao Yang University of Technology, Taiwan, the M.S. degree in mechatronics engineering in 2007 from National Changhua University of Education, Taiwan, and the Ph.D. degree in electrical engineering in 2013 from National Cheng Kung University (NCKU), Taiwan.

Since 2013, he has been with Analog Devices' High-Speed DAC group as a Design Engineer. His current research interest is mixed-signal circuits for

high-speed DACs.

Dr. Lin won the Golden Medal and Best Originality Award from the Macronix Golden Silicon Design Contest in 2012, and the Special Achievement Award from the National Chip Implementation Center in 2013. He is an Honorary Member of the Phi Tau Phi Scholastic Honor Society, Taiwan.



**Hung-Yi Huang** (S'10) was born in Tainan, Taiwan, in 1987. He received the B.S. degree in electrical engineering with the highest honor from National Cheng Kung University, Tainan, in 2010. He is currently working toward the Ph.D. degree, for which his research interests include Nyquist and oversampling ADCs and DACs. He is an Honorary Member of the Phi Tau Phi Scholastic Honor Society, Taiwan.





Tai-Haur Kuo (S'87–M'10) was born in Tainan, Taiwan, in 1960. He received the B.S. degree in electrical engineering from National Cheng Kung University (NCKU), Tainan, in 1982, and the M.S. and Ph.D. degrees in electrical engineering from the University of Maryland, College Park, MD, USA, in 1988 and 1990, respectively.

From 1984 to 1986, he was an Analog IC Designer at the Industrial Technology and Research Institute, Hsinchu, Taiwan, where he received an Annual Personal Special Contribution Award in 1986. In 1989,