# 28-nm FD-SOI CMOS Submilliwatt Ring Oscillator-Based Dual-Loop Integer-*N* PLL for 2.4-GHz Internet-of-Things Applications

David Gaidioz<sup>®</sup>, *Member, IEEE*, Andreia Cathelin<sup>®</sup>, *Senior Member, IEEE*, and Yann Deval<sup>®</sup>, *Senior Member, IEEE* 

Abstract—This article presents a 2.4-GHz low-power compact integer-N ring oscillator-based phase-locked loop (PLL) for Internet of Things (IoT) applications. The proposed integer-N PLL is based on a dual loop Offset-PLL topology to achieve a fine frequency resolution similar to conventional fractional-N PLL. Not using a delta-sigma modulator (DSM) allows an expanded PLL bandwidth without deteriorating the overall noise performance. Implemented in 28 nm CMOS fully depleted silicon on insulator (FD-SOI) technology, the proposed architecture requires a 22-MHz internal reference frequency while achieving a 2-MHz frequency resolution and a 3-MHz PLL bandwidth. Measured prototypes perform -43.9 dBc reference spur, as an average value over all the bluetooth low energy (BLE) band and numerous tested dies, a jitter Figure-of-Merit of -229.6 dB for a power consumption of 0.87 mW and a core area of 0.0256 mm².

Index Terms—Dual-loop phase-locked loop (PLL) architecture, Internet of Things (IoT), PLLs, ring oscillators (ROs), ultralow-power (ULP) frequency synthesizer.

# I. INTRODUCTION

NTERNET of Things (IoT) frequency synthesizers face rigorous constraints in terms of power consumption to expand battery operating lifetime and compact integration to reduce the overall System on Chip (SoC) area. Ultralow-power (ULP) phase-locked-loop (PLL) architectures have been constantly challenged to fulfill the RF requirements defined in the IoT standards [1]–[3] while reaching the area and power consumption compromise. Compared with *LC* oscillators, ring oscillators (ROs) are found more suitable for IoT applications as they take benefit of their digital nature to follow the technology node scaling, their wide tuning range, and their multiphase capability. Representing the main drawback to tackle, recent studies [4], [5] aim to improve the RO phase noise to meet the IoT requirements.

Increasing the PLL bandwidth is another solution to improve the phase noise overall behavior [6]–[9]. Achieving both a fine

Manuscript received August 23, 2021; revised October 27, 2021; accepted December 4, 2021. Date of publication March 2, 2022; date of current version April 4, 2022. (Corresponding author: David Gaidioz.)

David Gaidioz and Andreia Cathelin are with STMicroelectronics, 38926 Crolles, France (e-mail: david.gaidioz@st.com; andreia.cathelin@st.com).

Yann Deval is with the IMS Laboratory, University of Bordeaux, Bordeaux INP, CNRS UMR 5218 Talence, France (e-mail: yann.deval@ims-bordeaux.fr).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TMTT.2022.3149826.

Digital Object Identifier 10.1109/TMTT.2022.3149826

frequency resolution and a wide PLL bandwidth, the common solution is to use a fractional-N PLL architecture [10]-[12]. Many recent works have significantly mitigated the quantization noise induced by the delta-sigma modulator (DSM) without sacrificing the PLL bandwidth. Noise filtering techniques are proposed as finite-impulse-response (FIR) [6] or space-time averaging (STA) [12] to improve the noise performance. Other approaches are focused on digital-to-analog converter (DAC) or digital-to-time converter (DTC) [8] to cancel the quantization errors. However, drawbacks such as the accuracy of the noise filtering technique or the robustness against the process, voltage, and temperature (PVT) variations for DTC techniques usually lead to higher power consumption, silicon area, and design complexity. Nevertheless, recent DTC architectures [13], [14] manage these drawbacks and achieve a submilliwatt solution, thereby enabling their use in IoT applications. Due to the PLL architecture features and the recent performance improvements, the fractional-N PLL remains the best solution to fulfill the needs of IoT applications.

The motivation of this article is to propose an integer-N PLL architecture for IoT, specifically bluetooth low energy (BLE). This standard requires a maximum spur of -20 dBm [2], a phase noise lower than -90 dBc/Hz at 1 MHz offset from the carrier [15], a rms jitter (omitting the spurs) lower than 4 ps integrated between 10 kHz and 100 MHz [16]. The proposed PLL shares the same properties as a fractional-N PLL in terms of fine frequency resolution and wide PLL bandwidth. The frequency resolution is here realized by the frequency difference between the comparison of two integer-N PLLs. The proposed PLL architecture presents an expanded PLL bandwidth to improve the output phase noise performance of simple RO architectures. Another type of compromise is reached between PLL bandwidth, frequency resolution, noise contribution, power consumption, and silicon area to fulfill ULP IoT applications.

As the two loops of the proposed PLL are combined in an offset-PLL (OPLL) topology [17], a new single sideband (SSB) mixer called down-conversion frequency mixer (DFM) is proposed. Entirely composed of digital blocks, the DFM does not require any extra passive filter to reject the unwanted mixing products. Moreover, the two integer-N loops are also mainly composed of digital building blocks to reduce the area and the power consumption thereby proposing

0018-9480 © 2022 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. Detailed block diagram of the proposed caliper PLL architecture.

a compact submilliwatt solution. Implemented in 28 nm fully depleted silicon on insulator (FD-SOI) CMOS process, the presented PLL is suitable for ULP IoT applications.

This article is organized as follows. Section II presents the proposed dual-loop integer-*N* PLL architecture while Section III is focused on design implementation. Section IV gives measurement results and a comparison to the state-of-the-art. Finally, Section V concludes this article.

## II. PROPOSED PLL ARCHITECTURE

## A. Caliper PLL Architecture

As part of the multiloop PLL architectures [17]–[19], the proposed frequency synthesizer is based on a dual-loop PLL topology as illustrated in Fig. 1. Each loop represents an integer-N third-order charge-pump PLL. The external common reference frequency  $f_{\rm REF}$  is divided by two integer frequency dividers R and (R + X), respectively.

Thus, the primary loop runs at the internal frequency  $f_{\text{IN1}} = f_{\text{REF}}/R$  to generate the output frequency  $f_{\text{OUT}}$  while the secondary loop runs at the internal frequency  $f_{\text{IN}2}$  =  $f_{\text{REF}}/(R+X)$  to produce its output frequency  $f_2$ . The internal frequency is defined as the phase-frequency detector (PFD) block comparison frequency. Hence, as being a reference frequency, this internal frequency will create spurs in the output spectrum. The two loops are combined into an OPLL topology. The output signals of frequency, respectively,  $f_{OUT}$ and  $f_2$  are mixed to recover the signal  $f_{MIX}$  with a frequency of  $f_{OUT} - f_2$ . This signal  $f_{MIX}$  is then propagated in the feedback path of the primary loop. Contrary to a classical OPLL, the phenomenon of injection pulling between the two oscillator frequencies is here avoided because the two internal frequencies  $f_{IN1}$  and  $f_{IN2}$  are already synchronized with the same reference frequency  $f_{REF}$ .

The interesting association of the OPLL topology and the dual loop architecture with a common reference frequency  $f_{\rm REF}$  provides the output frequency  $f_{\rm OUT}$  as a combination of the two internal frequencies  $f_{\rm IN1}$  and  $f_{\rm IN2}$  as

$$f_{\text{OUT}} = f_{\text{IN1}} \cdot N_1 + f_{\text{IN2}} \cdot N_2 = f_{\text{REF}} \cdot \left(\frac{N_1}{R} + \frac{N_2}{R + X}\right)$$
 (1)

where  $N_1$  and  $N_2$  are, respectively, the integer values of the feedback loop dividers, and R and (R + X) are the integer values of input dividers as represented in Fig. 1.

Three achievable output frequency resolutions  $\Delta f_{\rm OUT}$  may be reached with the proposed PLL topology. Focusing on only the primary loop, an increment/decrement of the divide-by- $N_1$  feedback frequency divider while keeping constant the divide-by- $N_2$  feedback frequency divider, implies an output frequency resolution of  $\Delta f_{\rm OUT} = f_{\rm IN1} = f_{\rm REF}/R$ . It represents the mode with the usual channel spacing of a classical integer- N PLL.

Only regarding the secondary loop, an increment/decrement of the divide-by- $N_2$  feedback frequency divider while keeping constant the divide-by- $N_1$  feedback frequency divider, implies an output frequency resolution of  $\Delta f_{\rm OUT} = f_{\rm IN2} = f_{\rm REF}/(R+X)$ . It represents here the mode with the usual output channel spacing of a classical OPLL.

Concerning the overall PLL architecture, another output frequency resolution  $\Delta f_{\rm OUT}$  is achievable. Both feedback frequency dividers ( $N_1$  and  $N_2$ ) can simultaneously be incremented and decremented while respecting the relation

$$\forall (N_1, N_2) \in \mathbb{N}^2, \quad N_1 + N_2 = k \in \mathbb{N}$$
 (2)

where k is a constant integer. Hence, each increment of  $N_1$  implies a decrement of  $N_2$ . Thus, the output frequency resolution of the proposed PLL architecture is then achieved by the difference of the two internal frequencies as

$$\Delta f_{\text{OUT}} = f_{\text{IN1}} - f_{\text{IN2}} = f_{\text{REF}} \cdot \left(\frac{X}{R \cdot (R + X)}\right). \tag{3}$$

As the output frequency resolution  $\Delta f_{\rm OUT}$  is tuned using a frequency difference of the two internal frequencies  $f_{\rm IN1} = f_{\rm REF}/R$  and  $f_{\rm IN2} = f_{\rm REF}/(R+X)$ , we propose the name of Caliper PLL for this topology. Compared with an integer-N PLL with the same PLL bandwidth of a tenth of the internal frequency  $f_{\rm IN1}$ , the proposed PLL achieves a frequency resolution  $\Delta f_{\rm OUT}$  (R+X)/X times smaller. Thus, for the same  $\Delta f_{\rm OUT}$ , the proposed PLL offers a larger PLL bandwidth than classical integer-N PLL. The expanded PLL bandwidth is due to the "Caliper effect" of the proposed architecture, allowing to reduce the PLL settling time and to improve the voltage-controlled oscillator (VCO) phase noise behavior close to the carrier.

Let us now focus on the frequency plan allocation. Dedicated to IoT applications, the proposed PLL architecture targets an output frequency resolution  $\Delta f_{\rm OUT}$  of 2 MHz which suits the channel spacing of the BLE specifications (2.4–2.48 GHz) [2]. As expressed in (3), the 2-MHz frequency resolution is generated by choosing the loop internal frequencies of  $f_{\rm IN1}=22$  MHz and  $f_{\rm IN2}=20$  MHz, respectively. We have considered separately the stability of both the primary and secondary loops to settle the PLL bandwidth around a couple of MHz, ensuring the stability of the overall architecture.

As only *integer* frequency dividers are used in the proposed solution, the reference frequency would have a larger value than  $f_{\text{IN1}}$  or  $f_{\text{IN2}}$ . The lowest common multiple of two adjacent integers is chosen which gets a reference frequency of  $f_{\text{REF}} = 440 \text{ MHz}$  and input frequency *integer* division ratios of R = 20 and (R + X) = 22, respectively.



Fig. 2. Phase-domain noise model of the proposed caliper PLL.

The  $f_{MIX}$  frequency of the DFM output signal can be expressed as

$$f_{\text{MIX}} = \frac{N_1 + N_2}{2} \cdot \Delta f_{\text{OUT}} + \frac{N_1 - N_2}{2} \cdot (f_{\text{IN}1} + f_{\text{IN}2})$$
 (4)

where  $\Delta f_{\text{OUT}}$  is the frequency resolution equals to the frequency difference  $f_{\text{IN1}} - f_{\text{IN2}}$ . Thus, the  $f_{\text{MIX}}$  frequency contains the three frequencies  $f_{\text{IN1}} = 22 \text{ MHz}$ ,  $f_{\text{IN2}} = 20 \text{ MHz}$ and  $\Delta f_{\rm OUT} = f_{\rm IN1} - f_{\rm IN2} = 2$  MHz. These tones are translated into deterministic spurs in the output spectrum.

## B. Design Considerations

Illustrated in Fig. 2, a linear phase domain representation is established to determine the dominant noise sources in the proposed PLL architecture. The reference noise transfer function is representing by the closed-loop transfer function

$$H_{\rm CL}(s) = \frac{\theta_{\rm OUT}}{\phi_{\rm REF}} = H_{\rm CL1}(s) \cdot \left(1 + \left(\frac{R}{N_1}\right) \cdot H_{\rm CL2}(s)\right)$$
 (5)

where  $H_{\text{CL1}}(s)$  and  $H_{\text{CL2}}(s)$  are, respectively, the closed-loop transfer functions of the primary and the secondary loops. The phase noise model has determined that the out-of-band noise contributors are the two oscillator noise transfer functions of the primary and secondary loop are expressed, respectively, as

$$\frac{\theta_{\text{OUT}}}{\phi_{\text{VCOL}}} = \frac{1}{1 + H_{\text{OLI}}(s)} \tag{6}$$

$$\frac{\theta_{\text{OUT}}}{\phi_{\text{VCO1}}} = \frac{1}{1 + H_{\text{OL1}}(s)}$$

$$\frac{\theta_{\text{OUT}}}{\phi_{\text{VCO2}}} = \frac{R}{N_1} \cdot H_{\text{CL1}}(s) \cdot \frac{1}{1 + H_{\text{OL2}}(s)}$$

$$(6)$$

where  $H_{OL1}(s)$  and  $H_{OL2}(s)$  are, respectively, the open-loop transfer function of the primary and secondary loops. The oscillator noise transfer function of the secondary loop is filtered through the low pass function behavior of the primary loop. Thus, the out-of-band phase noise is mainly dominated by the primary loop oscillator noise. Thus, the proposed PLL architecture exploits all benefits of a wide PLL bandwidth to suppress the oscillator noise contribution.

# C. Comparison of the Proposed PLL With Classical Integer-N and Fractional-N PLLs

Represented in Table I, the proposed Caliper PLL characteristics are compared with the integer-N and fractional-N PLL architectures. The Caliper PLL architecture shares

TABLE I PERFORMANCE COMPARISON

|                                                                                       | Integer-N<br>PLL                       | Fractional- <i>N</i><br>PLL                 | Proposed<br>PLL                 |  |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------------|---------------------------------|--|--|--|--|--|--|--|
| For the same internal frequency $f_{\rm IN}  \text{and}  \text{same technology node}$ |                                        |                                             |                                 |  |  |  |  |  |  |  |
| Complexity                                                                            | Single loop<br>with integer<br>divider | Single loop with fractional divider (DSM)   | Dual loop with integer dividers |  |  |  |  |  |  |  |
| Internal frequency f <sub>IN</sub>                                                    | $f_{\text{IN}} = f_{\text{REF}}$       | $f_{\rm IN} = f_{\rm REF}$                  | $f_{\rm IN} = f_{\rm REF}/R$    |  |  |  |  |  |  |  |
| $\Delta \mathrm{f}_{\mathrm{OUT}}$                                                    | $\Delta f_{OUT} = f_{IN}$              | $\Delta f_{OUT}\!< f_{IN}$                  | $\Delta f_{OUT} \le f_{IN}$     |  |  |  |  |  |  |  |
| PLL BW                                                                                | $f_{BW} \leq \Delta f_{OUT}$           | $f_{\mathrm{BW}} > \Delta f_{\mathrm{OUT}}$ | $f_{BW} > \Delta f_{OUT}$       |  |  |  |  |  |  |  |
| Out-of-band phase noise                                                               | RO<br>phase noise                      | DSM phase noise                             | RO<br>phase noise               |  |  |  |  |  |  |  |
| Spurious                                                                              | Reference<br>spurs                     | Reference and fractional spurs              | Reference and offset spurs      |  |  |  |  |  |  |  |

common practical features with classical fractional-N PLL such as a narrow frequency resolution  $\Delta f_{OUT}$  and a wide PLL bandwidth. At the same time, as an integer-N PLL, the out-ofband phase noise of the proposed solution is only composed of the oscillator phase noise. Thus, the Caliper PLL fully exploits the wide PLL bandwidth to improve the phase noise behavior close to the carrier without impacting the out-of-band phase noise performance. Considering the spurs performance, the dual loop PLL architecture of the proposed solution creates offset spurs as does a fractional-N PLL. Finally, the frequency resolution of the Caliper PLL is defined in (3) and discussed in Section II-A, by the reference frequency and the two input frequency dividers values.

The proposed topology requires a larger reference frequency than classical crystal referenced PLL. However, recent studies have shown outstanding results in line with existing industrial standards, while using other types of external resonators such as bulk acoustic wave (BAW) devices with reference frequencies around hundreds of megahertz or even higher [20], [21]. Fractional-N PLL can also take advantage of high reference frequency to produce a wide bandwidth and a fine frequency resolution using noise shaping techniques. However, the power consumption of the DSM is proportional to its clock frequency. Considering a given power consumption, a DSM-based PLL will have comparable performance with the proposed solution, while it would need a high value of its internal clock. Targeting a submilliwatt power consumption and a reduced silicon area suitable for IoT applications, the Caliper PLL proposes an alternative PLL architecture showing performance between the integer-N and fractional-N PLLs.

For direct synthesizer modulation, for instance, the frequency shift keying (FSK) generation, the fractional-N PLL is certainly a suited candidate. When considering the proposed topology, the frequency shift must be added to  $f_{REF}$  through another loop, nevertheless, the two loops keep an integer-N architecture. The integration of such Caliper PLL in a BLE transmitter will require a careful overall SoC frequency planning and certainly some filtering regarding the generated spurs, while the use with respect to a receiver is much more straightforward.



Fig. 3. Proposed CMOS bootstrapped charge-pump architecture.

## III. DESIGN OF CALIPER PLL ARCHITECTURE

#### A. Bootstrapped Charge Pump

The proposed CMOS bootstrapped charge pump is illustrated in Fig. 3. The  $N_A$  and  $N_B$  nMOS transistors with the associated operational amplifier compose the nMOS bootstrapped current source. For instance, the current  $i_N$  is set by the transistor  $N_A$ . The  $V_{DS}$  voltage of the current source  $N_A$  is compared by the OpAmp with the reference voltage  $V_{REF-N}$ .

Each OpAmp is composed of a single-ended differential pair with active load. The OpAmp output voltage acts as a control loop of the  $N_{\rm B}$  transistor biasing to regulate the  $i_N$  current under variation of the  $V_{\rm CTRL}$  voltage. As depicted in Fig. 3, a similar structure is implemented on the pMOS side following the same principle. The designed charge pump generates a current of 10  $\mu$ A.

Thus, the bootstrapped current source principle ensures a constant current control throughout all the  $V_{\rm CTRL}$  possible swing by reducing the channel length modulation phenomenon. For instance, results from postlayout simulation for  $V_{\rm CTRL}=0.5~{\rm V}$  gave  $i_N=10.35~\mu{\rm A}$  and  $|i_P|=10.21~\mu{\rm A}$ . As the reference spur performance is linked to the current difference  $|i_N-|i_P||$  [22], the proposed principle performs a constant reference spur performance over all the output PLL frequency range.

Represented in Fig. 3, the same second-order low pass filter topology is implemented in both the primary and secondary loop. For both filters, same capacitance values of  $C_{\rm A}=4~\rm pF$  and  $C_{\rm B}=320~\rm fF$  were used while resistor values were fixed with  $R_{\rm A1}=114~\rm k\Omega$  and  $R_{\rm A2}=165~\rm k\Omega$  for the primary and secondary loop filter, respectively. The two digital signals UP and  $\overline{DN}$  are coming from a positive-edge triggered tristates comparator PFD. UP and  $\overline{DN}$  signals control the charge pump by shorting both the output and the current source of each OpAmp. The  $V_{\rm CTRL}$  amplitude is bounded by the two respective  $V_{\rm DS}$  voltages of the  $N_{\rm A}$  and  $P_{\rm A}$  transistors. Thus, the  $N_{\rm A}$  and  $P_{\rm A}$  transistors are biased in linear mode to maximize the achievable amplitude swing for  $V_{\rm CTRL}$ . Although it reduces the output resistance of the current sources, the bootstrapped principle permits to have a 1-V low voltage charge pump.



Fig. 4. N = 13 single-ended CMOS inverter-based RO topology.



Fig. 5. Detailed representation of the proposed digital DFM.

# B. Ring Oscillator

As illustrated in Fig. 4, both loops of the proposed PLL contain the same single-ended inverter-based RO architecture. Each RO is composed of N = 13 delay cells implemented with classic CMOS inverters. The RO generates quasi-quadrature outputs (I and QQ) represented by a relative delay of  $3T_{\rm OSC}/13 = 0.23T_{\rm OSC}$  where  $T_{\rm OSC}$  represents the period of oscillation. Fine-tuning is applied within the loop to reduce the VCO noise sensibility and improve the PLL stability. The RO fine frequency tuning is controlled by body-biasing the transistors' back gate [23], [24]. The oscillator gain  $K_{VCO}$  is 250 MHz/V. In steady-state, the body-biasing control voltage range of RVCO<sub>1</sub> is comprised between 0.5 and 0.8 V to cover the BLE bands (2.4–2.48 GHz). In contrast, RVCO<sub>2</sub> has to cover from 0.8 to 1.0 GHz to provide all the BLE channels. Consequently, the  $K_{VCO}$  of RVCO<sub>2</sub> has been set to 250 MHz/V as well to provide a small margin. Using only the nMOS low-VT (LVT) body-biasing enables to directly use the filter voltage output as RO control voltage without extra biasing circuit to achieve minimal power consumption. Thus, the body biasing feature, unique to FD-SOI technology, enables this new frequency tuning knob over this very simple, compact, powerefficient, and robust RO topology [25].

# C. Digital DFM

In OPLL architectures [26], the frequency  $f_{\rm MIX} = f_1 - f_2$  is recovered from all the mixing products by using a highly selective filter thereby contributing significantly to the total PLL area. Based on a fully digital architecture, the proposed DFM produces the  $f_{\rm MIX}$  frequency as a SSB mixer by rejecting the other mixing products without using typical filters [27]. The SSB mixer theory normally, requires quadrature inputs (I/Q), usually produced by additional circuits based on fully differential oscillators [4] or polyphase filters [28].

As illustrated in Fig. 5, we propose a DFM that uses only the quasi-quadrature inputs (I and QQ) from the two ROs ( $v_{f1}(t)$ ) and  $v_{f2}(t)$ ) with, respectively,  $f_1$  and  $f_2$  frequencies. For instance, the quasi-quadrature digital signals from the RVCO<sub>1</sub>



Fig. 6. Transient simulation of the proposed DFM architecture.

can be expressed at the first-order approximation (n = 0) as

$$v_{f_1I}(t) = A \cdot \sum_{i=0}^{n} \frac{\cos((2i+1)\omega_1 t)}{2i+1} = A \cdot \cos(\omega_1 t)$$
 (8)

$$v_{f_1QQ}(t) = A \cdot \sum_{i=0}^{n} \frac{\cos((2i+1)\omega_1 t + \theta)}{2i+1} = A \cdot \cos(\omega_1 t + \theta)$$

where  $\theta$  represents the quasi-quadrature phase delay close to  $\pi/2$ . The quasi-quadrature inputs from the RVCO<sub>2</sub> share the same expressions with a  $\omega_2$  frequency.

The four input signals are mixed by the digital paths to create the two intermediate signals  $S_I(t)$  and  $S_{QQ}(t)$ . In the first order,  $S_I(t)$  and  $S_{QQ}(t)$  signals have the same expression

$$S_{I}(t) = S_{QQ}(t) = v_{f_{1}I}(t) \cdot v_{f_{2}I}(t) + v_{f_{1}QQ}(t) \cdot v_{f_{2}QQ}(t)$$
  
=  $A^{2} \cos((\omega_{1} - \omega_{2})t) + A^{2} \cos(\theta) \cos((\omega_{1} + \omega_{2})t + \theta).$  (10)

For  $\theta$  close to  $\pi/2$ , the frequency of the two signals  $S_I(t)$  and  $S_{QQ}(t)$  is approximated by the frequency  $f_1-f_2$ . Illustrated in Fig. 6, the digital output signal  $v_{\rm OUT}(t)$  is generated by the RS latch. The falling edge of  $S_I(t)$  acts as a positioning signal and the next falling edge of  $S_{QQ}(t)$  acts as a reset signal. Based on a similar approach concerning the digital sampling [29], the RS latch acts as a digital sampler to enforce the  $f_1-f_2$  frequency component.

Due to the quasi-quadrature relation between the DFM inputs, the output signal  $v_{\text{OUT}}(t)$  presents an instantaneous frequency that fluctuates around the average frequency  $f_1-f_2$ .



Fig. 7. Measured DFM output spectrum for  $f_{OUT} = 1.496$  GHz and  $f_2 = 546$  MHz.

The digital mixer is still compliant with the PLL because of the frequency divider architecture. Indeed, the four frequency dividers  $(N_1, N_2, R, \text{ and } (R+X))$  of the Caliper PLL contains the same integer-N frequency divider architecture based on an edge-counter. The edge counter is implemented through a set of D-flip-flops that successively count the number of rising edges. When the binary value of the rising edges reaches the respective programmable value, a logic path resets the counter and outputs a pulse to the PFD. The edge counter permits to filter the phase variation of signal  $v_{\text{OUT}}(t)$  by computing the average frequency over N periods, the frequency divider acts as another selective filter while the PLL loop ensures the PLL locking on the  $f_1-f_2$  frequency.

A prototype was implemented in 28-nm FD-SOI CMOS technology to validate the original features of the DFM. Thus, the DFM prototype is measured with quasi-quadrature inputs from the RO topology presented before, with, respectively,  $f_1 = 1496$  MHz and  $f_2 = 546$  MHz frequencies. The output spectrum is represented in Fig. 7 where the dominant difference frequency  $f_1 - f_2$  presents a significant amplitude to be retrieved from the other mixing products.

Using the amplitudes of  $S_I(t)$  and  $S_{QQ}(t)$  signals in (9), the power difference between the  $f_1 - f_2$  and  $f_1 + f_2$  tones is calculated by

$$P_{f_1 - f_2} - P_{f_1 + f_2} = 10 \log \left( \left( \frac{A^2}{A^2 \cdot \cos(\theta)} \right)^2 \right)$$
 (11)

$$P_{f_1 - f_2} - P_{f_1 + f_2} = 10 \cdot \log\left(\frac{1}{\cos^2(\theta)}\right) = 18.4 \text{ dB} \quad (12)$$

where  $\theta = (6\pi/13)$  is the radian value of the quasi-quadrature relation. This value has been verified through measurement as highlighted in Fig. 7. It confirms that the first-order approximation is sufficient to validate the digital mixer operation. As input signals are square wave signals, mixing products are created between the harmonic frequencies of  $f_1$  and  $f_2$ . Represented in Fig. 7, the measured frequency of each tone matches the expected parasitic frequency. Exact amplitude of the other parasitic spurs should be calculated with the complete mathematical formulas taking into consideration the  $\sin(x)/x$  amplitude functions. However, these spurs are considered negligible as their amplitude is lower than the one of the third harmonic  $3(f_1-f_2)$ , which is at -10 dB from the carrier.



Fig. 8. Die photography of the proposed PLL.

This criterion permits to avoid the use of another filter around  $f_{\text{MIX}}$  once implemented inside the proposed PLL architecture.

Thus, the proposed DFM is a fully digital down-converter mixer that generates only the difference frequency  $f_{\rm MIX} = f_1 - f_2$  without the use of a passive filter. Its capability to perform with quasi-quadrature inputs reduces its impact on terms of area and power consumption once implemented inside the Caliper PLL.

## IV. MEASUREMENT RESULTS

The prototype of the proposed Caliper PLL has been fabricated in the 28-nm FD-SOI CMOS technology from STMicroelectronics. The die photography is shown in Fig. 8, the active area occupies 0.0256 mm<sup>2</sup> including the bias voltage decoupling capacitors. The two passive loop filters constitute 17% of the total area.

The total measured power consumption is 870  $\mu$ W under a 1-V voltage supply. The two ROs consume, respectively, 350  $\mu$ W for RVCO<sub>1</sub> and 170  $\mu$ W for RVCO<sub>2</sub>. The digital parts consume 320  $\mu$ W including the four frequency dividers, the down-converter frequency mixer, and the two PFDs. Finally, each charge pump consumes 15  $\mu$ W.

The prototype PLL locks on a frequency range from 2.28 to 2.5 GHz with a common 440 MHz reference frequency provided by an Agilent E4400B external signal generator. To cover the whole synthesizer frequency range, the secondary PLL varies from 800 MHz to 1 GHz. Fig. 9 illustrates the output spectrum for a 2.420-GHz output frequency obtained by the feedback divider values of  $N_1 = 70$  and  $N_2 = 44$ .

The measured reference spur is -43.9 dBc at 22 MHz offset from the carrier corresponding to the internal frequency  $f_{\rm IN1}$  of the primary loop. A small PLL bandwidth is usually used to improve the spurs performance [30]. As the Caliper PLL, targets a large PLL bandwidth, it explains the quite high reference spurs performance. Due to the OPLL topology of the proposed Caliper PLL, other spurs from the combination of the two internal frequencies  $f_{\rm IN1}$  and  $f_{\rm IN2}$  appear in the output spectrum [26].

Thereby, Fig. 9 shows a measured spur of -65 dBc at 20 MHz from the carrier which corresponds to the internal frequency  $f_{\rm IN2}$  of the secondary loop. A spur at 2 MHz from the carrier is measured at -30.75 dBc. PLL nonidealities are generally caused within the PFD/CP or dividers circuits. Reducing these nonidealities through calibration loops or any compensation circuitry would reduce the levels of



Fig. 9. Measured frequency spectrum at a 2.420-GHz output frequency (caliper PLL mode).



Fig. 10. Measured reference spurs performance (at the offset frequency  $f_{\rm IN1}$ , internal frequency of the primary loop in Fig. 1) over all the BLE channels.

these spurs at the cost of increased power consumption and silicon footprint. The in-band spurs are also impacted by the inaccuracy of the quasi-quadrature relation within the digital mixer. Using an exact quadrature relation produced by quadrature oscillators [4] or polyphase filters [28] would also reduce these in-band spur levels at the same cost of an increased power consumption and area. Over all the BLE channels, the measured spurs at 2 MHz from the carrier shows a  $\pm 5$  dB variation around the -30.75 dBc value. This variation is also explained by the inaccuracy of the quasi-quadrature relation and by the unequal efficiency of the filtering function provided by the loop filters over the PLL frequency range. Extracted from BLE requirements [2], the maximum spur in adjacent channel (at 2 MHz offset) is -20 dBm. Consequently, the proposed synthesizer is compliant with BLE requirements, so no action was made to further reduce these spurs.

Fig. 10 represents the measured reference spurs performance at 22 MHz offset from the carrier for all BLE channels. The measured frequency resolution of 2 MHz settles the proof of concept of the proposed architecture. Measured from the same chip, the reference spurs show only a 0.76-dB variation around the median value of -43.63 dBc. Thus, it confirms that the bootstrapped principle achieves a constant reference spurs performance over the PLL frequency range.

Fig. 11 illustrates the measured reference spurs at 22 MHz offset from the 2.438-GHz carrier for ten different random dies



Fig. 11. Measured reference spur performance at a 2.438-GHz output frequency for ten different tested chips (at the offset frequency  $f_{\text{IN1}}$ , internal frequency of the primary loop in Fig. 1).



Fig. 12. Measured output phase noise for a 2.438-GHz output frequency.

from the same wafer. All the measured dies achieve a low variability around a mean reference spurs value of -43.96 dBc.

Thus, the proposed PLL shows a reproducible and robust reference spur performance.

Fig. 12 plots the measured output phase noise for a 2.438-GHz output frequency obtained by the divider values of  $N_1 = 69$  and  $N_2 = 46$ . The Caliper PLL shows a 3-dB-bandwidth of 3 MHz for a frequency resolution of 2 MHz. Measured in-band phase noise of -91 dBc/Hz is achieved. The 350- $\mu$ W locked RO achieves a -90.7 dBc/Hz phase noise at 1 MHz offset from the carrier and an out-of-band phase noise of -112 dBc/Hz at 10 MHz offset from the carrier. The reported phase noise measurement is omitting the spurs. Thus, a measured 3.58 ps rms jitter is achieved by integrating the phase noise from 10 kHz to 100 MHz. The out-of-band portion shows around 50 MHz offset the presence of external disturbances corresponding to the measurement environment.

Fig. 13 illustrates the phase noise model of the proposed Caliper PLL, the model represents the main phase noise contributions with the overall simulated phase noise of the proposed PLL. As the phase noise model is based on uncorrelated noise sources, small differences between the simulated and the measured phase noises are noticed. However, the phase noise model shows good agreements with the measurement



Fig. 13. Phase noise model of the proposed PLL representing the five main noise contributions (noise from both dividers, both oscillators, and the reference) compared with the measured output phase noise.

results. As expected from the noise transfer function study, the out-of-band noise is dominated by RVCO<sub>1</sub>. RVCO<sub>2</sub> noise is less significant due to additional filtering at high offset frequencies. Thus, the phase noise model confirms that the internal frequency divider noise imposes the in-band noise level around -91 dBc/Hz and then degrades the phase noise and jitter performances of the prototype PLL.

The performance of the Caliper PLL is summarized and compared with the state-of-the-art for IoT applications in Table II. Two metrics are introduced to compare different frequency synthesis architectures, which target a large panel of output frequencies and are implemented in a large span of CMOS technology nodes. The power spending per frequency is defined as the ratio between the power consumption in milliwatt and the PLL output frequency in GHz. It represents how much power the PLL has to burn to generate the output frequency. A normalized area parameter is defined as well, the ratio between the active area in millimeter square and the technology node in nm<sup>2</sup>. Considering the technology scalability, this parameter draws a fair comparison between PLL architectures over several technology nodes.

The presented PLL implementation exhibits system-level performance in line with the best-in-class state-of-the-art. The phase noise performance of -90.7 dBc at 1 MHz offset from the carrier meets the BLE requirements. From a measured rms jitter performance of 3.58 ps integrated between 10 kHz and 100 MHz, the Caliper PLL achieves a jitter figure-of-merit (FoM jitter) of -229.6 dB in line with the State-of-the-Art Ring fractional-N PLL architectures.

This demonstrates that the proposed PLL architecture is suitable for BLE applications. The proposed dual-loop architecture obtains the second-best absolute area among planar CMOS technologies. The Caliper PLL achieves the best power spending per frequency and the second lowest power consumption among the reported RO-based PLLs. Moreover, the proposed solution gets close to the power spending per frequency of *LC*-based PLL.

As the proposed PLL architecture, each reported RO-based fractional-*N* PLL architecture uses a wideband PLL bandwidth to increase the RO phase noise filtering, hence, improving their RF performance (e.g., rms jitter and phase noise).

TABLE II COMPARISON WITH STATE-OF-THE-ART FRACTIONAL-N PLL

|                                                    | This work             | JSSC 16<br>[8]               | JSSC 18<br>[6]                 | JSSC 20<br>[12]                | RFIC 18<br>[7]       | ISSCC 20<br>[16] | TCAS-I 21<br>[14] | JSSC 19<br>[31] | ISSCC 20<br>[32] | JSSC 19<br>[15] | ISSCC 17<br>[9]  | JSSC 19<br>[13] |
|----------------------------------------------------|-----------------------|------------------------------|--------------------------------|--------------------------------|----------------------|------------------|-------------------|-----------------|------------------|-----------------|------------------|-----------------|
| PLL<br>Architecture                                | Ring integer-N        | Ring fractional-N            |                                |                                |                      |                  |                   |                 |                  | LC fractional-N |                  |                 |
|                                                    | Dual Loop             | Multi-<br>modulus<br>divider | $\Delta\Sigma$ noise reduction | $\Delta\Sigma$ noise reduction | Injection-<br>locked | MDLL             | MDLL              | MDLL            | ADPLL            | ADPLL           | Divider-<br>less | DPLL FLL        |
| Technology                                         | 28nm<br>FDSOI<br>CMOS | 65nm<br>CMOS                 | 45nm<br>CMOS                   | 40nm<br>CMOS                   | 40nm<br>CMOS         | 22nm<br>FinFET   | 65nm<br>CMOS      | 65nm<br>CMOS    | 65nm<br>CMOS     | 40nm<br>CMOS    | 40nm<br>CMOS     | 65nm<br>CMOS    |
| Frequency<br>Range (GHz)                           | 2.28-2.5              | 2.0-5.5                      | 2.31-3.05                      | 1.67-3.12                      | 1.8-2.7              | 1.2-3.8          | 0.6-1.6           | 1.65-3.05       | 4.5-6.0          | 0.5-0.8         | 1.8-2.5          | 2.1-3.1         |
| Output<br>Frequency <sup>a</sup><br>(GHz)          | 2.438                 | 2.5                          | 2.42                           | 2.76                           | 2.432                | 2.4175           | 1.0               | 3.05            | 5.5              | 0.6             | 2.433            | 2.404           |
| Ref Frequency<br>(MHz)                             | 440                   | 50                           | 22.6                           | 50                             | 64                   | 40               | 100               | 100             | 100              | 37.5            | 32               | 10              |
| Internal<br>Frequency<br>(MHz)                     | 22 <sup>b</sup>       | 50                           | 22.6                           | 50                             | 64                   | 40               | 100               | 100             | 100              | 37.5            | 32               | 10              |
| Freq<br>resolution<br>(MHz)                        | 2                     | 0.196                        | N.A.                           | N.A                            | 0.016                | N.A.             | 0.781             | 1.96            | 0.0031           | 0.0021          | 0.016            | 0.001           |
| Ref Spur<br>(dBc)                                  | -44                   | -44                          | -60                            | -67.2                          | -43.6                | -50              | -64.5             | -54.5           | N.A.             | -55             | -62              | N.A.            |
| Frac Spur (dBc)                                    | -30.7                 | -41.6                        | -41                            | <del>-</del> 47.2              | -45.8                | -46.5            | -59.6             | -54.8           | -58              | -42.3           | -56              | -52             |
| RMS Jitter<br>(ps)                                 | 3.58                  | 3.6                          | 1.5                            | 2.26                           | 1.6                  | 4.04             | 0.7               | 0.376           | 0.648            | 10              | 1.98             | 2.8             |
| Integ. range<br>(Hz)                               | 10k –<br>100M         | 10k –<br>100M                | 10k – 50M                      | 1k – 100M                      | 10k – 10M            | 10k –<br>100M    | 10k-40M           | 30k-30M         | 1k-30M           | 20k-100M        | 10k – 10M        | 1k <b>-</b> 40M |
| Phase noise <sup>c</sup> (dBc/Hz)                  | -90.7                 | -91.5                        | -104                           | -100                           | -108.4               | -97.2            | -125.4            | -117.4          | -110.1           | -95             | -103             | -105            |
| Supply<br>voltage (V)                              | 1                     | 0.7                          | 1                              | 1.1                            | 1                    | 1.1              | 1.2               | 1.2             | N.A.             | 0.9             | 1                | 1               |
| Power consumption (mW)                             | 0.87                  | 1.35                         | 10                             | 4.85                           | 1.3                  | 1.81             | 1.85              | 3.35            | 9.88             | 0.253           | 0.67             | 0.265           |
| FOM Jitter <sup>d</sup> (dB)                       | -229.6                | -227.6                       | -226.5                         | -226.1                         | -234.7               | -225.8           | -240.4            | -239.2          | -233.8           | -208.5          | -236.0           | -236.8          |
| Area (mm <sup>2</sup> )                            | 0.0256                | 0.084                        | 0.096                          | 0.086                          | 0.13                 | 0.0052           | 0.126             | 0.0275          | 0.108            | 0.0166          | 0.18             | 0.25            |
| Normalized<br>Area <sup>e</sup> (10 <sup>6</sup> ) | 32.65                 | 19.88                        | 47.41                          | 53.75                          | 81.25                | 10.74            | 29.82             | 6.51            | 25.56            | 10.37           | 112.50           | <b>59.1</b> 7   |
| Power spending per frequency f (mW/GHz)            | 0.35                  | 0.54                         | 4.13                           | 1.75                           | 0.53                 | 0.75             | 1.85              | 1.10            | 1.80             | 0.42            | 0.27             | 0.11            |

<sup>&</sup>lt;sup>a</sup> All measured data is considered for the given output frequency

Focusing on the DSM-based PLLs [6], [8], [12], either a DTC [8], a FIR method [6], or STA method [12] is used to cancel the DSM quantization noise without impacting the PLL bandwidth. In all-digital PLL (ADPLL) architecture [32], the time-invariant probability modulator (TIPM) method is used to reduce the DSM noise before it interacts with the DTC nonlinearity. Thus, these PLL architectures are using noise filtering techniques to reduce the DSM noise and achieve high RF performance. Only the ADPLL [15] achieves the minimum RF performance to fulfill BLE requirements for a wideband

time-to-digital converter (TDC)-based ADPLL with a lower RO frequency combined with an edge-combiner to generate the 2.4-GHz signal.

Multiplied delay-locked loops (MDLLs) [14], [16], [31] and injection-locked PLLs (IL-PLLs) [7] suppress the jitter accumulation in the PLL by performing a periodic realignment of RO edges to a cleaner reference signal edge. Thus, these PLL architectures achieve high RF performance at the cost of calibration loops to compensate their system nonlinearities (e.g., static-phase-offset (SPO) calibration and two-path

<sup>&</sup>lt;sup>b</sup> Fabricated from a common reference at 440 MHz divided into a 22 MHz for the primary loop and 20 MHz for the secondary loop.

<sup>&</sup>lt;sup>c</sup> Measured at 1 MHz offset frequency from the carrier.

<sup>&</sup>lt;sup>d</sup> FOM Jitter =  $20 \log(RMS \text{ Jitter/1 s}) + 10 \log(Power/1 \text{ mW})$ .

<sup>&</sup>lt;sup>e</sup> Normalized Area = Area (mm<sup>2</sup>) / Technology node<sup>2</sup> (nm<sup>2</sup>).

f Power spending per frequency = Power consumption (mW) / Output frequency (GHz)

injection technique in [7] or DTC nonlinearity calibration loops [14] such as DTC gain correction loop [16] or DTC range reduction technique [31]).

All the techniques described above increase nevertheless the power consumption of their respective PLL architecture. The power spending per frequency metric highlights the tradeoff between the RF performance and the power consumption which is crucial for IoT applications. The proposed solution has managed this tradeoff by fulfilling the BLE requirements while presenting the smallest power spending per frequency among RO-based PLLs.

For a given power consumption, the *LC*-based PLLs [6], [13] present higher intrinsic RF performance than their RO-based PLL counterparts. As their power consumption is mainly used for biasing purposes, techniques such as phase dithering DTC [6] or switching feedback method [13] enable the *LC*-based PLL to improve their RF performance for minimum power consumption. The *LC*-based PLLs represent the virtuous goals in terms of electrical circuit performance, thus the price to pay being their large area.

Furthermore, all the techniques described above increase the area of their respective PLL architecture. Here comes the discussion related to the normalized circuit area. As reported, the noise filtering techniques of DSM-based PLLs [6], [12] or calibration loops for IL-PLL [7] rise their respective normalized area. Thus, the proposed solution has managed the tradeoff between the RF performance and the area as its normalized area is in line with ADPLL architecture [15], [32] and close to fully synthesizable PLLs [14], [16]. Nevertheless, in a future implementation, the proposed solution can perform an even smaller normalized area by replacing the two analog passive loop filters with digital loop filters [8], [31].

# V. CONCLUSION

This article presents a novel ULP 2.4 GHz IoT PLL architecture which enables a narrow frequency resolution combined with a wide PLL bandwidth. Based on a dual loop integer-N OPLL topology, the proposed PLL architecture provides a behavior similar to conventional fractional-N PLL, while having a simplified circuit complexity. Indeed, the frequency resolution is produced by the dual-loop architectural nature of the proposed PLL. The power consumption and the core area are reduced by introducing innovative digital building block solutions.

Implemented in a 28-nm FD-SOI CMOS technology, the proposed PLL architecture is in line with the stringent industrial specifications for BLE IoT applications for BLE applications. Several circuit-level innovations within the PLL enable accurate and robust ULP operation. The proposed digital DFM does not require any extra selective passive filter. It operates with single-ended oscillators implying a reduced power consumption. It requires only quasi-quadrature inputs from the ROs which further reduces the overall power consumption. As the spur performance is the main drawback in OPLL architecture, a robust bootstrapped charge-pump implementation is also presented, enabling a constant reference spur performance over all PLL channels. Finally, the two ROs are implemented with simple single-ended body-bias controlled

CMOS inverters. The FD-SOI technology specificities permit to enable interesting frequency tuning range optimization, which at the end of the day has direct impacts in terms of power consumption, design complexity and finally die area.

The proposed Caliper PLL compares positively with a large sampling of the state-of-the-art upon two normalizing parameters: power spending per frequency and normalized area

#### REFERENCES

- [1] M. Tamura *et al.*, "A 0.5 V BLE transceiver with a 1.9 mW RX achieving –96.4 dBm sensitivity and 4.1 dB adjacent channel rejection at 1 MHz offset in 22 nm FDSOI," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2020, pp. 468–470.
- [2] S. Bluetooth, "Core specification v5.1," Bluetooth SIG, Kirkland, WA, USA, Tech. Rep., 2019.
- [3] S. A.-R. Ahmadi-Mehr, M. Tohidian, and R. B. Staszewski, "Analysis and design of a multi-core oscillator for ultra-low phase noise," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 63, no. 4, pp. 529–539, Apr. 2016.
- [4] J. Jalil, M. B. I. Reaz, and M. A. M. Ali, "CMOS differential ring oscillators: Review of the performance of CMOS ROs in communication systems," *IEEE Microw. Mag.*, vol. 14, no. 5, pp. 97–109, Jul./Aug. 2013.
- [5] I.-F. Sun, J. Yin, P.-I. Mak, and R. P. Martins, "A comparative study of 8-phase feedforward-coupling ring VCOs," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 66, no. 4, pp. 527–531, Apr. 2019.
- [6] L. Kong and B. Razavi, "A 2.4-GHz RF fractional-N synthesizer with BW = 0.25 f<sub>REF</sub>," *IEEE J. Solid-State Circuits*, vol. 53, no. 6, pp. 1707–1718, Jun. 2018.
- [7] J. Gong et al., "A 1.33 mW, 1.6 ps<sub>rms</sub>-integrated-jitter, 1.8–2.7 GHz ring-oscillator-based fractional-N injection-locked DPLL for Internet-of-Things applications," in Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC), Philadelphia, PA, USA, Jun. 2018, pp. 44–47.
- [8] A. Elkholy, S. Saxena, R. K. Nandwana, A. Elshazly, and P. K. Hanumolu, "A 2.0–5.5 GHz wide bandwidth ring-based digital fractional-N PLL with extended range multi-modulus divider," *IEEE J. Solid-State Circuits*, vol. 51, no. 8, pp. 1771–1784, Dec. 2016.
- [9] Y. He et al., "A 673 μW 1.8-to-2.5 GHz dividerless fractional-N digital PLL with an inherent frequency-capture capability and a phase-dithering spur mitigation for IoT applications," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2017, pp. 420–421.
- [10] K.-C. Peng, W.-L. Wu, and J.-H. Lin, "Reduction of phase noise in fractional-N frequency synthesizer using self-injection locking loop," *IEEE Trans. Microw. Theory Techn.*, vol. 68, no. 9, pp. 3724–3731, Sep. 2020.
- [11] S. Pamarti and I. Galton, "Phase-noise cancellation design tradeoffs in delta-sigma fractional-N PLLs," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 50, no. 11, pp. 829–838, Nov. 2003.
- [12] Y. Zhang et al., "A fractional-N PLL with space-time averaging for quantization noise reduction," *IEEE J. Solid-State Circuits*, vol. 55, no. 3, pp. 602–614, Mar. 2020.
- [13] H. Liu et al., "A 265-μW fractional-N digital PLL with seamless automatic switching sub-sampling/sampling feedback path and dutycycled frequency-locked loop in 65-nm CMOS," IEEE J. Solid-State Circuits, vol. 54, no. 12, pp. 3478–3492, Dec. 2019.
- [14] B. Liu et al., "A fully synthesizable fractional-N MDLL with zero-order interpolation-based DTC nonlinearity calibration and two-step hybrid phase offset calibration," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 68, no. 2, pp. 603–616, Feb. 2021.
- [15] X. Chen, J. Breiholz, B. F. Yahya, J. C. Lukas, H.-S. Kim, H. B. Calhoun, and D. D. Wentzloff, "Analysis and design of an ultra-low-power Bluetooth low-energy transmitter with ring oscillator-based ADPLL and 4 × frequency edge combiner," *IEEE J. Solid-State Circuits*, vol. 54, no. 5, pp. 1339–1350, May 2019.
- [16] S. Kundu, L. Chai, K. Chandrashekar, S. Pellerano, and B. Carlton, "A self-calibrated 1.2-to-3.8 GHz 0.0052 mm<sup>2</sup> synthesized fractional-N MDLL using a 2b time-period comparator in 22 nm FinFET CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2020, pp. 276–278.
- [17] P. Park, D. Park, and S. Cho, "A low-noise and low-power frequency synthesizer using offset phase-locked loop in 0.13-μm CMOS," *IEEE Microw. Wireless Compon. Lett.*, vol. 20, no. 1, pp. 52–54, Jan. 2010.

- [18] D. Yang et al., "A calibration-free triple-loop bang-bang PLL achieving 131 fs<sub>rms</sub> jitter and -70 dBc fractional spurs," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2019, pp. 266–268.
  [19] M. Smith, "Offset reference PLLs for fine resolution or fast hopping,"
- [19] M. Smith, "Offset reference PLLs for fine resolution or fast hopping," Motorola Semicond., NXP, Appl. Note AN1277/D, 2005. [Online]. Available: https://www.nxp.com/docs/en/application-note/AN1277.pdf
- [20] K. A. Sankaragomathi, J. Koo, R. Ruby, and B. P. Otis, "A ±3 ppm 1.1 mW FBAR frequency reference with 750 MHz output and 750 mV supply," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2015, pp. 1–3.
- [21] D. Yang, D. Murphy, H. Darabi, A. Behzad, R. Ruby, and R. Parker, "An FBAR driven –261 dB FOM fractional-N PLL," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Altanta, GA, USA, Jun. 2021, pp. 147–150.
- [22] C.-L. Ti, Y.-H. Liu, and T.-H. Lin, "A 2.4-GHz fractional-N PLL with a PFD/CP linearization and an improved CP circuit," in *Proc. IEEE Int. Symp. Circuits Syst.*, Seattle, WA, USA, May 2008, pp. 1728–1731.
- [23] A. Cathelin, "Fully depleted silicon on insulator devices CMOS: The 28-nm node is the perfect technology for analog, RF, mmW, and mixed-signal system-on-chip integration," *IEEE Solid State Circuits Mag.*, vol. 9, no. 4, pp. 18–26, Nov. 2017.
- [24] S. Clerc, T. Di Gilio, and A. Cathelin, The Fourth Terminal, Benefits of Body-Biasing Techniques for FDSOI Circuits and Systems. New York, NY, USA: Springer, 2020, doi: 10.1007/978-3-030-39496-7.
- [25] D. Gaidioz, M. De Matos, A. Cathelin, and Y. Deval, "Ring VCO phase noise optimization by pseudo-differential architecture in 28 nm FD-SOI CMOS," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, Seville, Spain, Oct. 2020, pp. 1–4.
- [26] C.-F. Lee and S. T. Peng, "Systematic analysis of the offset-PLL output spur spectrum," *IEEE Trans. Microw. Theory Techn.*, vol. 53, no. 9, pp. 3024–3034, Sep. 2005.
- [27] A. Bonfanti, D. D. Caro, A. D. Grasso, S. Pennisi, C. Samori, and A. G. M. Strollo, "A 2.5-GHz DDFS-PLL with 1.8-MHz bandwidth in 0.35-μm CMOS," *IEEE J. Solid-State Circuits*, vol. 43, no. 6, pp. 1403–1413, Jun. 2008.
- [28] F. Behbahani, Y. Kishigami, J. Leete, and A. A. Abidi, "CMOS mixers and polyphase filters for large image rejection," *IEEE J. Solid-State Circuits*, vol. 36, no. 6, pp. 873–887, Jun. 2001.
- [29] B. Kim, S. Kundu, and C. H. Kim, "A 0.4–1.6 GHz spur-free bang-bang digital PLL in 65 nm with a D-flip-flop based frequency subtractor circuit," in *Proc. Symp. VLSI Circuits (VLSI Circuits)*, 2015, pp. C140–C141.
- [30] X. Gao, E. A. M. Klumperink, G. Socci, M. Bohsali, and B. Nauta, "Spur reduction techniques for phase-locked loops exploiting a sub-sampling phase detector," *IEEE J. Solid-State Circuits*, vol. 45, no. 9, pp. 1809–1821, Sep. 2010.
- [31] A. Santiccioli, M. Mercandelli, A. L. Lacaita, C. Samori, and S. Levantino, "A 1.6-to-3.0-GHz fractional-N MDLL with a digitalto-time converter range-reduction technique achieving 397-fs jitter at 2.5-mW power," *IEEE J. Solid-State Circuits*, vol. 54, no. 11, pp. 3149–3160, Oct. 2019.
- [32] T. Seong *et al.*, "A -58 dBc-worst-fractional-spur and -234 dB-FoMjitter, 5.5 GHz ring-DCO-based fractional-N DPLL using a time-invariant-probability modulator, generating a nonlinearity-robust DTC-control word," in *IEEE Int. Solid-State Circuits Conf.* (ISSCC) Dig. Tech. Papers, Feb. 2020, pp. 270–272.



**David Gaidioz** (Member, IEEE) received the B.S. and M.S. (Eng.) degrees in electrical engineering from the Bordeaux INP ENSEIRB-MATMECA, Talence, France, in 2014 and 2016, respectively, and the Ph.D. degree from the University of Bordeaux, Talence, in 2021, under a CIFRE Program with STMicroelectronics, Crolles, France.

He is currently a Research and Development Engineer with STMicroelectronics. His research interests include frequency synthesis and low power wireless communications for the Internet of Things (IoT) and RFIC design.



Andreia Cathelin (Senior Member, IEEE) studied electrical engineering at the Polytechnic Institute of Bucarest, Bucarest, Romania. She received the M.S. degree from the Institut Supérieur d'Electronique du Nord (ISEN), Lille, France, in 1994, and the Ph.D. and "habilitation à diriger des recherches" (French highest academic degree) degrees from the Université de Lille 1, Villeneuve-d'Ascq, France, in 1998 and 2013, respectively.

Since 1998, she has been with STMicroelectronics, Crolles, France, where she is currently a Technology

Research and Development Fellow. She has also management activities as being in charge of the ST-CMP operation (the CMP is an independent organization offering small series foundry services for SME and research institutes). She is the key design scientist in the promotion of all advanced CMOS technologies developed in the company. She is leading and driving research in advanced topics inside the company research and development program and through leadership cooperation with major universities around the world. She has authored or coauthored more than 150 technical articles and 14 book chapters, has co-edited the book *The Fourth Terminal: Benefits of Body-Biasing Techniques for FDSOI Circuits and Systems* (Springer) and has filed more than 25 patents. Her focus areas are in the design of RF/millimeter wave/terahertz (THz) and ultralow-power circuits and systems.

Dr. Cathelin has been active in the IEEE community for more than 15 years, strongly implied with Solid-State Circuits Society (SSCS) and its Adcom, the Executive Committee of Very Large Scale Integration (VLSI) Symposium and has been the TPC Chair of ESSCIRC 2020 and 2021 in Grenoble. She has been for ten years involved with International Solid-State Circuits Conference (ISSCC) as the RF Subcommittee Chair and then a member of the Executive Committee. She is also a Founding Member of the IEEE SSCS Women in Circuits group. She was a co-recipient of the ISSCC 2012 Jan Van Vessem Award for Outstanding European Paper and the ISSCC 2013 Jack Kilby Award for Outstanding Student Paper. She is the winner of the 2012 STMicroelectronics Technology Council Innovation Prize, for having introduced on the company's roadmap the integrated CMOS THz technology for imaging applications. Recently, she has been awarded a Honorary Doctorate from the University of Lund, Sweden, promotion of 2020.



Yann Deval (Senior Member, IEEE) joined the University of Bordeaux, Talence, France, in 1993, as an Assistant Professor, focusing on research about the design of analog and radio frequency integrated circuits. He conducts his researches within the Integration: from Material to System (IMS) Laboratory, University of Bordeaux, where he became an Associate Professor in 1999 and a Full Professor in 2004. From 2004 to 2015, he was the Head of the ST-IMS Joint Research Laboratory, Talence. Since 2016, he has been the Director of the IMS. IMS is a

public research laboratory composed of 150 Ph.D. students and 150 faculties, with the support of some 100 technicians, engineers, and admin assistants.

Dr. Deval was the General Chair of the 2010 RFIC Symposium in Anaheim, CA, USA, the 2012 ESSCIRC-ESSDERC conferences in Bordeaux, France, and is the 2022 LASCAS Symposium in Puerto Varas, Chile.