# Artificial Neural Nets on CUDA

ECE 5720 Introduction to Parallel Computing
Project Presentation

Zhixin Lai(zl768) Jingwen Ye(jy879) Shizhe Zhang(sz592)

### Introduction of Project

#### Goal:

Image classification with ANN Speed up with GPU

#### Dataset:

Handwritten digits dataset (MNIST)

### Model: Artificial Neural Networks

### Language:

C/C++ (CUDA)





### Model of Artificial Neural Networks

### • Input layer:

image(14 \* 14 \* 964) for train image(14 \* 14 \* 414) for test

### Hidden layer:

20 Nodes + Activation function (ReLU / Sigmoid)

### Output layer:

2 Nodes + Softmax

#### Loss:

**Cross-Entropy Loss** 



### Logic of ANN

- Simple version of MNIST
- 14\*14 per image
- 964 images for training
- 414 images for testing



### **Introduction of CUDA**

- Compute Unified Device Architecture
- Use GeForce series of Video Card GPU for computing.
- In this project, GeForce GTX980 and Tesla K40C are provided
- GPU is good for repeated tasks, such as Matrix Computation.

#### Powerful ALU

Reduced operation latency

#### Large caches

 Convert long latency memory accesses to short latency cache accesses

#### Sophisticated control

- Branch prediction for reduced branch latency
- Data forwarding for reduced data latency



Small caches

- To boost memory throughput

**DVIDIA** 

#### Simple control

- No branch prediction
- No data forwarding

#### Energy efficient ALUs

 Many, long latency but heavily pipelined for high throughput

Require massive number of threads to tolerate latencies

### **Parallel Computing Design**



### **Parallel Computing Design**

#### (1) Forward

- Matrix-matrix multiply: W\*X
- Softmax: Matrix elements add
- Activation function: Sigmoid / ReLU

#### (2) Backward

- Matrix-matrix multiply: W\*X
- Activation function: Sigmoid / ReLU

### (3) Update parameter

• Matrix-matrix add: W-dW\*rate

i= blockIdx.y \* blockDim.y + threadIdx.y

j= blockIdx.x \* blockDim.x + threadIdx.x



### **Experiment Design**

#### (1) Different versions

- Sequential computing version Code without CUDA
- V1: Basic version of parallel computing
  Parallel compute for each part of ANN (Forward, backward....)
- V2: Reduce times of memory copy and allocation
  Some duplicate memory copy between CPU and GPU are removed
  Some duplicate memory allocation for each epoch can be removed
- V3: Remove the if-else
  Remove if-else of \_\_global\_\_ code ran on device to avoid warp divergence
- V4: Use stream
  Use stream to allows overlapping between CPU(Memory copy) and GPU
  cudaMemcpyAsync(), cudaStreamSynchronize()

### (2) Each parallel computing experiment

• Block size is 1\*1, 2\*2, 4\*4, 8\*8, 16\*16, 32\*32

### (1) Sequential computing

Loss:

Sigmoid:

Loss for Sigmoid

1
0.9
0.8
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0

10000

ReLU:



#### **Accuracy:**

5000

Sigmoid:

Training set: 0.852697, testing set: 0.842995

15000

20000

25000

ReLU:

Training set: 0.870332, testing set: 0.840580

Convergence speed: ReLU > Sigmoid

### (1) V1: Basic version of parallel computing



- Parallel vs Sequential
  Speed up by 10x with CUDA
- Influence of block size

  Run time decreases first and increases then with the increase of the block size

x - block size (0 means series computing without CUDA) y - run time (ms)

### (2) V2: Reduce times of memory copy and allocation



#### x - block size; y - run time (ms)

### • Compared with V1

Reducing the times of memory copy and allocation can save running time

(3) V3: Remove the if-else

```
global void HiddenLayer double* dev X, double* de
   Sigmoid
if (acti type == 1)
  \text{dev Al}(i,j) = 1 / (1 + \exp(0 - \text{dev Zl}(i,j)));
   ReLU
if (acti type == 2) {
  if (dev Z1(i,j) < 0)
    dev A\overline{1}(i,j) = 0;
  if (dev Z1(i, i) >= 0)
    dev Al(i,j) = dev Zl(i,j);
```



线程0

线程31

### (3) V3: Remove the if-else



Run time for the whole code

|    | V2       | V3       |
|----|----------|----------|
| 1  | 1.71E+03 | 1.71E+03 |
| 2  | 5.28E+02 | 5.22E+02 |
| 4  | 1.98E+02 | 1.97E+02 |
| 8  | 9.64E+01 | 9.56E+01 |
| 16 | 6.72E+01 | 6.67E+01 |
| 32 | 9.15E+01 | 8.25E+01 |

Run time for the local code of if-else

### • Compared with V2

Remove if-else of code ran on device to avoid warp divergence. It helps save time.

The local run time of V4 is less than the local run time of V3. Therefore, avoid warp divergence helps save time.

### (4) V4: Use stream







### Compared with V3

Use stream to allows overlapping between CPU(Memory copy) and GPU.

The local run time of V4 is less than the local run time of V3. Therefore, stream helps save time.

### **Conclusion**



Series no CUDA: 5.08E+05 ms V1 block size = 8: 5.92E+04 ms V2 block size = 8: 4.51E+04 ms V3 block size = 8: 4.31E+04 ms V4 block size = 8: 3.97E+04 ms



- Parallel computing improves the efficiency by more than 12 times to Sequential computing;
- Block size influence the efficiency and find the best size is also important;

  Much more can do to improve efficiency: optimize the memory access, dynamic parallelism............
  Remove if-else code on device to avoid warp divergence and improve efficiency;
  - Using stream to allow overlapping between CPU and GPU improves the efficiency.

## Thank You

Q&A