# Project 1: IIR Filter Design, MATLAB and RTL Co-method

Zhuohao Lee  $^{\boxtimes *}, \,$  Zhenghang Gao  $^{\boxtimes \dagger}$  April 23, 2022

# Contents

| 1 | Intr | roduction                                        | 2  |
|---|------|--------------------------------------------------|----|
|   | 1.1  | Labor Division                                   | 2  |
|   | 1.2  |                                                  | 2  |
| 2 | MA   | TLAB Pre-design                                  | 3  |
|   | 2.1  | Specify filter coefficient using MATLAB FDA tool | 3  |
|   | 2.2  | MATLAB Fixed-point verification                  | 3  |
| 3 | RT   | L Validation                                     | 4  |
|   | 3.1  | A1                                               | 4  |
|   |      | 3.1.1 Analysis                                   | 4  |
|   |      |                                                  | 5  |
|   |      | 3.1.3 Result                                     | 5  |
|   | 3.2  | A2                                               | 8  |
|   |      | 3.2.1 Analysis                                   | 8  |
|   |      | 3.2.2 Structure                                  | 9  |
|   |      | 3.2.3 Result                                     | 9  |
|   | 3.3  | A3                                               | 0  |
|   |      | 3.3.1 Analysis                                   | 1  |
|   |      | · ·                                              | 3  |
|   |      | 3.3.3 Result                                     | 3  |
| 4 | Cor  | nclusion 1                                       | 5  |
|   | 4.1  | Problems                                         | .5 |
|   | 4.9  | A chi arram ent a                                | =  |

<sup>\*</sup>edith\_lzh@sjtu.edu.cn | 519021911248 |  ${\bf O}$  Project Repo

 $<sup>^{\</sup>dagger}2454260295@\mathrm{qq.com}$  | 519030910146

## 1 Introduction

IIR filters are often used to calculate scenarios with limited storage resources, low latency, and wireless phase requirements. After the IIR filter, it can be connected to the all-pass network for phase equalization and optimize the group delay.

Compared with FIR, which is more common in the real world, IIR has an infinite h(n). In general, IIR has a time equation which is shown as  $y(n) = \sum_{k=0}^{\infty} h(k)x(n-k)$ . Theorically, infinite length convolution can't be implemented directly, so we should induce **feedback loop** in our system. As result, IIR with feedback often shows like  $y(n) = \sum_{i=0}^{N} b_i x(n-i) - \sum_{j=1}^{M} a_j y(n-j)$ . In this lab, we're gonna implement IIR by **direct II structure** $(H(z) = \sum_{i=0}^{N} b_i x(n-i) - \sum_{i=0}^{N} a_i y(n-i)$ .

The this lab, we regolina implement like by direct if structure( $H(z) = \frac{B(z)}{A(z)} = \frac{\sum_{i=0}^{N} b_i z^{-i}}{1 + \sum_{j=0}^{N} a_j z^{-j}}$ ) and improve it in Verilog HDL under the design guid-

ance of MATLAB filter designer. Besides, we're gonna simulate it in Vivado HSL. We also tune structures by the method of **retiming**, **pipeline** and **folding**, which can improve frequency or reduce area, respectivly.

## 1.1 Labor Division

**Zhenghang** finished  $\underline{A2} \mid \text{MATLAB}$  prototype filter design | A1 original RTL coding, simulation, MATLAB verfication | Word version of report in Introduction, parts of A1 and A2

**Zhuohao** finished <u>A3</u> | A1 new RTL coding, debugging, simulation, MAT-LAB verification | Whole LATEX version of report, parts of Introduction, A3, Conclusion of content, GitHub version control

## 1.2 Design parameters

Design parameters from slides are shown as Table.1 Taking Butterworth

| Fs     | $10 \mathrm{Mhz}$  |
|--------|--------------------|
| Fstop1 | $0.5 \mathrm{Mhz}$ |
| Fpass1 | $1.5 \mathrm{Mhz}$ |
| Fpass2 | $3.2 \mathrm{Mhz}$ |
| Fstop2 | 4Mhz               |
| Apass  | 1dB                |
| Astop1 | 60dB               |
| Astop2 | 60dB               |
|        |                    |

Table 1: Design parameter

analog filter as prototype, the order, fixed point tap coefficient and pole zero of IIR digital filter are determined by using MATLAB filter design tool.

# 2 MATLAB Pre-design

# 2.1 Specify filter coefficient using MATLAB FDA tool



Figure 1: Filter Designer

The filter Designer tool settings screenshot is like in Fig.1

**Step1**: Choose correct type of filter and fill in the appropriate frequency and parameters.

**Step2**: Make sure the simulated filter corresponds to the filter we want and then click "design filter".

**Step3**: Using quantilizer to quantilize coefficients like a and b(Denominator and Numerator).

Step4: Generate coefficients and export them to an ASCII file.

## 2.2 MATLAB Fixed-point verification

First, we need export the filter coefficient designed by Fdatool to Workspace for our calculation.

The performance of filter is verified by writing MATLAB code. As can be clearly seen from the figure below, the filter I designed can filter out most of the high frequency signals and low frequency signals. It's a pretty good bandpass filter.



Figure 2: MATLAB Fixed-point verificatio

Since Verilog can only process binary numbers, when exporting coefficients, I did not choose to use the tap coefficients saved in workspace in the previous step, but chose to use MATLAB – Fdatool's own binary export function to export coefficients. In this way, you can not only avoid the calculation error in the process of converting from decimal to binary, but also don't have to worry about whether the bits width represented by the coefficient is accurate.

Also, we should note here that since Verilog can only compute fixed-point numbers, we need to convert floating point numbers to integers. In the single-section filter, since the word length is 22 bits, I uniformly multiply the coefficients by  $2^{20}$ . After the coefficient multiplication operation is completed, the result (binary number) is moved 20 bits to the right arithmetically, so that the high position is filled with sign bits, which does not affect the correctness of the final calculation result.

In second order section filter, I uniformly multiply all the coefficients by  $2^{14}$  and rightshift the multiplier output 14bits arithmetically to ensure that the result is correct.

# 3 RTL Validation

## 3.1 A1

You can see source code in A1 or A1\_new file in upload .zip or GitHub.

## 3.1.1 Analysis

A1 is a single-section filter with 16 groups of a and b coefficients. By writing multiplier, adder, register sub-module, we only need to instantiate the sub-module in the main module and connect them together correctly, final IIR filter can be obtained.

In fact, we don't think about routine module writing at the beginning, because it would be very troublesome to write routine module in the final connection. But later, when talking with TA on tencent meeting, I changed my

previous idea and chose to write each small module separately. In later debugging, I realized the importance of writing this way, the reasons are as follows:

- Separate modules can ease the burden of debugging, reducing the workload.
- 2. Writing RTL code in separate modules can be very easy to modify the circuit structure, add or subtract components, modify the timing topology and determine the critical path.

#### 3.1.2 Structure

The topology of A1 is as Fig.3 shows



Figure 3: A1 structure

## 3.1.3 Result

- Unify bits wide First we assume input bits wide equals to 8bits. As coefficient a and b is a 20bits number, we finally choose a 30bits wide input and output for Adder Multiplier and Register. For the entire circuit output, a 30bits is carefully chosen since large bits wide results in Large resource consumption but small bits wide results in wrong output data. Bits wide of all components using are defined as follows:
- Multiplier unit design Multiplier design is of great significance. Since a multiplier will deal with two different bits wide components. The input coefficient of multiplier is a signed 22bits binary number, and the other input is a signed 30bits binary number. Therefore, the output of the multiplier is a 52bits signed number. However, the next stage is a adder with only 30bits input, so we need to truncate the output number to

| Components       | Muliplier | Adder  | Register | input | output |
|------------------|-----------|--------|----------|-------|--------|
| Input1 Bits wide | 22bits    | 30bits | 30bits   | 8bits | 30bits |
| Input2 Bits wide | 30bits    | 30bits | 30bits   | 8bits | 30bits |
| Output Bits wide | 30bits    | 30bits | 30bits   | 8bits | 30bits |

Table 2: Design parameter

obtain a 30bits output. As we enlarge the coefficient input by  $2^{20}$ , we should rightshift the output by 20bits. As for the reasons above, we only need [51:20] and the higher bits will be automatically filled with the sign bit by Verilog compiler.

Figure 4: Verilog port definition in A1

- Adder & Register unit designThis part will be relatively easier since no bit wide mismatch encounted. The adder adds two 30 bits number and the register procuced a clock period delay and restore the number for a while. It should be noted that when two numbers are added, carry out case may occur and we should carefully determine the bit wide to avoid the overflow.
- Maximum clock frequency In this design, a clk frequency of <u>61.1Mhz</u> can be obtained. (Fig.5 Fig.6)
- Resource Utilization We can use vivado timing summary to get critical path. In this design, the critical path is composed of 2 multiplier and 17 adder. The resource usage is listed as Fig.7 (LUT: 2248, FFT: 558)
- Output waveform verification The MATLAB validation result is like Fig.8. It shows that we filter the frequency of 3Mhz, which is corrsponding to our original thoughts.



Figure 5: A1 timing report



Figure 6: A1 timing report

• Hint: Due to the long structure of A1 naive one, the output is not so stable as we think. In A1\_new, we proposed a new sysmetrical in/output A1 structure with lightly optimization iunder retiming. To be more specific, we seperates the registers intermediate shown in Fig.3 to be bit-wise, which means thay have different bit width. And in order to avoid mistakes in subsections like adder or multiplier, we induce IP core in Vivado. Then the MATLAB validation result wave is more stable. In fact, we don not design IIR filter like A1 originally presents. MATLAB even uses cascode to implement this. (For TAs: if you wan to reproduce our result, please refer to A1\_new, which is more stable)



Figure 7: A1 resource report



Figure 8: A1 validation

# 3.2 A2

You can see source code in  ${\tt A2}$  in upload  $.{\tt zip}$  or GitHub.

# 3.2.1 Analysis



Figure 9: Method to add pipeline

One possible solution to improve clock frequency is to add pipelines on feed-

forward cut set, as listed on the graph above. However, the clk frequency isn't improved much since there are still 1 multiplier and 16 adders. So we divide IIR-II filter into several segments and cascade them together. In order to improve the clk frequency, I insert several register between each filter. Thanks to cascade structure, it's much more easier to insert register on feedforward cut set. The whole structure is listed Fig.9 and Fig.10.

Structure A2 is a cascade design of 8 IIR-II filter. As resgisters are inserted between each sub-filters using , we assume clk frequency can be boosted to a higher level. Since calculation in each segment is relatively simple, I didn't write reg,adder,multiplier in different modules. Rightshift procedure is carried out once the multiply output is formed. Meanwhile, I write segment filter in an individual module and then the function of top module is to connect them together.

#### 3.2.2 Structure



Figure 10: A2 structure

## 3.2.3 Result

• Unify bit wide

| Components | Whole structure | $\operatorname{subfilter}$ | Register | Parameters(a,b,g) |
|------------|-----------------|----------------------------|----------|-------------------|
| Input      | 16bits          | 16bits                     | 16bits   | 16bits            |
| Output     | 16bits          | 16bits                     | 16bits   | 16bits            |

Table 3: Design parameter

- Filter designed in each stage Output in previous stage are multiplied by gn and then devided by  $2^{14}$ , which is the input of the next stage. The input data then processed by the subfilter and generate an output. After 8 subfilters, the final data can be obtained and stored in a .txt file.
- Clock frequency <u>125Mhz</u> clock can be obtained since the critical path is shorten to 3adder and 2multiplier. (Fig.11)



Figure 11: A2 time reporting

• Resourse usage The cascode structure uses LUT: 463, FF: 368 (Fig.12)



Figure 12: A2 resource reporting

• **Hint:** We also did more, by adding other levels of pipeline we could make it faster. The structure is like Fig.13: After evaluating, we reached at



Figure 13: Optimized A2 structure

most <u>200Mhz</u>, 75Mhz faster than original A2. The critical path in this structure shown in Fig. 13 is shorter.

## 3.3 A3

You can see source code in  ${\tt A3}$  in upload .zip or GitHub.

## 3.3.1 Analysis

Generally, we're liekly to use parallel processing pipeline structure to speed up when we process data. However, if there're overwhelming multiplier and adder resources, some insufficient resources stuff, here need to consider **folding**. Multiple identical computing units are controlled by time division multiplexing and completed by using one computing unit. Floding will slow the processing speed, but it can save computing resources.

Folded system needs a shift register array to store coefficiency of a and b. To identify regular and reusable hardware components, I fold the regular direct II IIR shown before in Fig.3. It's quite similar to that we discussed in lecture. The main structure is shown in Fig.14 .

In the direct II IIR recently, the minimum reuse resource is **1** adder and **1** multiplexer. The design flow of A3 is briefly summarized to 2 facts:

- data flow mapping from algorithm to circuit, including arithmetic units and store elements
- 2. **control signal** determine when to execute a specific operation. We can implement this logic by a **Finite State Machine (or FSM)**

Store element: We propose a shift register to store all 32 coefficients derive from MATLAB, and another 2 to store input  $\mathbf{x}$  and output  $\mathbf{y}$ .

Control signal: We propose a FSM to control when to read input values, then after input and coefficients computation, store output and go to next. A FSM usually consists of next logic, status register and output logic. The corresponding static diagram of FSM we use here is referred to lecture slides P63

```
1 reg [5:0] count; //count for pulse, up to number of
  coefficient, which is 33
```

```
3 always @ (posedge clk or negedge rst_n) begin
4
      if (!rst_n)
5
          state_current <= IDLE; # IDLE = 2'b00, referred as</pre>
              Stall status in FSM, other status are
6
          # READ = 2'b01,
7
          # CALC = 2'b11,
          # OUT = 2'b10;
8
9
          # note the we use Gray Code here, avoiding possible
              errors
10
      else
11
          state_current <= state_next;</pre>
12 end
13
14 # 3-substate FSM
15 # 1) Timing status update. 2) Combinatorial logic jump. 3)
       Sequential logic output
16 # when state_current == IDLE and input_valid == 1, control
       transfers\ from\ AVAILABLE\ to\ WRITE\ and\ make\ count\ O\ and
       out_valid to 0.
17 # When transfer from AVAILABLE to WRITE, move former x[n-16]
       out, move x[n] in
18 # 33 times MUL+AND operations in total, controlled by count.
       When count == 17, jump out of reg_x and enters reg_y. When
       count == 33, enters OUT
19 # When it's at OUT, make output y[n] and write y[n] back to
       reg_y.
20
21 always @ (*) begin
22
      case (state_current)
23
          IDLE:
24
              if (input_valid == 0 || output_valid == 0)
25
                 state_next = IDLE;
26
             else
27
                 state_next = READ;
28
          READ:
29
             state_next = CALC;
30
          CALC:
31
              if (count != 33)
32
                 state_next = CALC;
33
             else
34
                 state_next = OUT;
35
          OUT:
36
             state_next = IDLE;
37
          default:
38
             state_next = IDLE;
```

#### 3.3.2 Structure

The structure is similar to what we mentioned in lecture sildes for FIR. (Fig. 14)



Figure 14: Overview structure of folded system

## **3.3.3** Result

To optimize the structure, I added 2 pipeline level in the intermediate path. Note that this method is under supervision of practice. Critical path can be reduced in this way.

• Unify bit wide In this part, we utilize a quanted float number of 10 bits as the input. The output is the same as the input to make it more easy to get regualr inthe inter process. The details are referred in the GitHub repo. Here are the parameters of the data width in Table.4. As for the testbech, I generated a 10-bit input.txt. Vivado will read the data in it and compute the outcome and store in output.txt. Then I load this .txt to IIR.mat to check the output wave.

| Components | Whole structure | Register | valid | Parameters |
|------------|-----------------|----------|-------|------------|
| Input      | 10bits          | 30bits   | 1bit  | 16bits     |
| Output     | 10bits          | 30bits   | 1bit  | 16bits     |

Table 4: Design parameter in A3

• Clock frequency: <u>166Mhz</u>(period of time: <u>6ns</u>) clock can be obtained since the critical path is shorten to 1adder and 1multiplier. It reached **2.76** times as the baseline. The result from vivado is shown as Fig. 15



Figure 15: Clock frequency A3

• Resourse usage: The resource usage is shown as Fig.16. The <u>LUT</u> is <u>538</u> utilization and <u>FF is <u>379</u> one. The usage reduces over <u>50</u>% conpared to the non-optimized one.</u>



Figure 16: Resourse usage

- Wave Validation: I tested it in MATLAB. As I input are 0.5MHz, 3Mhz, 4.2MHz. The expected output is only filtered 3Mhz. And the result shown in Fig.17 is correct!
- More thinking: Actually, I found that folding structure is pretty much similar to a CPU scheduling. We can imagine each input data as an instruction and the folded IIR just do: instruction fetch → execution → memory access/write back. This is similar to a classic CPU when executes instructions because a real CPU pipes with cycles in limited resources. That's why we need 3 shift registers in A3. Shift register just acts like a memory system. And FSM, which is also vital in A3, acts like a signal controler or scheduler in CPU architecture. So, another idea about folded A3, consider it as a CPU, and design memory(register file), scheduler(FSM), input/output pad(IO data) and simulates like a CPU. I can do this later.



Figure 17: Wave Validation in A3

# 4 Conclusion

## 4.1 Problems

- **A1:** The original circuit is not so stable due to the long path and properties in IIR system.
- **A2:** The second-order IIR filter is easy to be realized. It performs good stability and clock frequency. And this is why MATLAB choose this form of filter as default type. No critical problem encounted in this case.
- A3: The fold circuits are hard to depict manually due to so many elements in the original one. And the debugging experience is not so good. To resolve the problem, be sure that 1) comments regularly 2) folding set can be rationally distributed 3) never give up

## 4.2 Achievements

In this lab, we manage strong Verilog and Vivado HSL skills. Blessed with strong debugging skills and construct a better communication with TAs and teammates. Additionally, we have a better understanding of VLSI design techniques like retiming, pipeline, folding. Although folding is not so common because of its compelxity and insecurity, but it really help us to get familiar with these classic techniques then.

Thanks for TAs for discussing and resolvutions!