

Faculty of Applied Computer Science
Course "FPGA-Programming" - Report

Summer Term 2020

Group 17

"Automation of a Gated Parking Lot"

### Name of Authors:

Girish Patil

Ganesh K Vernekar

Zineddine Bettouche

Aaisha Ghodekar

Name of Examiner:

Prof. Dr. Martin Schramm

Deggendorf, July 27<sup>nt</sup>, 2020

# **Table of Contents**

- 1. Introduction to Project Idea
- 2. State Description
- 3. Test Bench
- 4. TimeQuest Analyzer
- 5. Algorithmic State Machine
- 6. Block Diagram Chart of Circuit

### 1. Introduction to Project Idea

The project consists of the interactive automated gated parking. Our project involves the concept of automatic car parking. A total of 9 parking spots are considered and it involves several sensors as input and a payment system incorporated. The 7-segment display is used to guide the user during the entire process. The user must enter a password and position of the address to gain entry into the parking lot. The memory is used to check if the parking place is available or not. The system can count the number of cars parked. The 7 Segment decoder can display communicates to the driver such as "Addr", "Enter", "Hold", "Full"

### 2. State Description

A total of 10 states are considered

- No\_action\_state: This state detects a car near the gate via a sensor (car entering sensor).
- Car\_detected\_state: The driver inputs a password using 4 switches and presses a button.
- Password\_State: The password is verified in this state. If the entered password is correct, then it four 7segement displays used to display 'Addr'. The driver is requested to enter the address of the parking place to take using 4 switches and presses a button.
- Address\_state: In this state the system checks in the memory if the place is available to park. If available, then memory (address) is assigned to "1" meaning "now taken"

- Paying\_state: The driver enters coins to pay for the parking place. The coins allowed to be entered are 10, 20 and 50 cents (std\_logic\_vector[2 downto 0]). Switching between possible cases of coin\_in and setting coin\_out to give back the change. A signal "paid" is set by default to false and is assigned to true when the driver pays the coins.
- Parking\_car\_state: Checks if there are moving cars inside the parking lot (moving\_car\_inside\_sensor). If the car is moving, then it enters the Hold\_state. If no car is moving, then four 7segment displays "Enter". The gate opens and the green LED turns on. The program waits for some time and then it toggles the gate and the green LED. The four 7-segments turns off.
- Hold\_state: It checks if there are moving cars. If sensors detects moving cars then it remains in the same state. Else it transits to the parking\_car\_state.
- Parking\_done\_state: In this state it counts the number of parked cars and this is displayed on the 7-segment display. If the parking lot is full then it enters the full\_parked\_state. If it is not full then it transits to no\_action\_state.
- Full\_parked\_state: In this state four 7-segment displays "Full".

#### 3. Test Bench



Figure 1 Test Bench

## 4. Signal Tap Logic Analyser



Figure 2 Signal Tap Analyzer – Programmer



Figure 3 Signal Configuration

## 5. TimeQuest Analyzer



Figure 4 Editing Clock Constraint

| Slo | ow 1100mV 85C Model |                 |                                                          |      |
|-----|---------------------|-----------------|----------------------------------------------------------|------|
|     | Fmax                | Restricted Fmax | Clock Name                                               | Note |
| 1   | 303.4 MHz           | 303.4 MHz       | e_payment_fsm:i_e_payment_fsm sl_coin_state.one_euro_297 |      |
| 2   | 467.51 MHz          | 467.51 MHz      | CLOCK 50                                                 |      |

Figure 5 Fmax Summary Report



Figure 6 Positive Slack



Figure 7 Timing Requirements

# **6. Algorithmic State Machine**



Figure 8 ASM Chart

# 7. Block Diagram Chart of Circuit



Figure 9 Block Diagram of Circuit