CPU\_R\_M:1 DecodingController\_M inv ALU OP(2:0) <u>AL</u>U\_OP(2:0) clk\_INV\_74\_o1 Write\_Reg Write\_Reg DecodingController\_I Fetch\_Inst\_M address(25:0) func(5:0) func(5:0) imm(31:0) <u>imm</u>(31:0) op\_code(5:0) OP(5:0) rd\_addr(4:0) rd(4:0) rs(4:0) rs\_addr(4:0) rt\_addr(4:0) rt(4:0) Fetch\_Inst\_I MultifunctionalALU\_32bit\_M F(31:0) W\_Data(31:0) ALU\_OP(2:0) ZF B(31:0) MultifunctionalALU\_32bit\_I RegisterFile 32x32bit M R\_Data\_A(31:0) R\_Addr\_B(4:0) W\_Addr(4:0) W\_Data(31:0) R\_Data\_B(31:0) R\_Data\_B(31:0) RegisterFile\_32x32bit\_I CPU\_R\_M