# Contents

| 1         | Basic Test Results | 2  |
|-----------|--------------------|----|
| 2         | README             | 3  |
| 3         | And.hdl            | 4  |
| 4         | And16.hdl          | 5  |
| 5         | DMux.hdl           | 6  |
| 6         | DMux4Way.hdl       | 7  |
| 7         | DMux8Way.hdl       | 8  |
| 8         | Mux.hdl            | 9  |
| 9         | Mux16.hdl          | 10 |
| 10        | Mux4Way16.hdl      | 11 |
| 11        | Mux8Way16.hdl      | 12 |
| 12        | Not.hdl            | 13 |
| 13        | Not16.hdl          | 14 |
| 14        | Or.hdl             | 15 |
| <b>15</b> | Or16.hdl           | 16 |
| 16        | Or8Way.hdl         | 17 |
| 17        | Xor.hdl            | 18 |

### 1 Basic Test Results

```
****** TEST START ******
1
     preparing sub.tar
3
   dos2unix: converting file /tmp/bodek.EAvTgd/nand2tet/Project01/zivben/presubmission/testdir/stud/sub.tar/README to Unix form
4
     checking sub.tar
   And passed test
   DMux passed test
   DMux8Way passed test
   Mux16 passed test
10 Mux8Way16 passed test
    Not16 passed test
11
   Or16 passed test
12
13 Xor passed test
   And16 passed test
14
   DMux4Way passed test
15
16 Mux passed test
   Mux4Way16 passed test
17
   Not passed test
19 Or passed test
0 Or8Way passed test
21
   ******* TEST END ******
```

### 2 README

```
zivben, hivemind
 1
       ziv ben aharon ID: 036853679
       ben asaf ID: 305432833
      Project 1: Elementary Logic Gates
                       not gateand gateor gatexor gate
       not.hdl
       and.hdl
       or.hdl
       xor.hdl
 9
       mux.hdl
                          - mux gate
                         - dmux gate
- 16-bit not
       dmux.hdl
11
      not16.hdl
12
13 and16.hdl - 16 bit and
13 and 10. nd1 - 16 bit and
14 or 16.hdl - 16 bit or
15 mux 16.hdl - 16 bit multiplexor
16 or 8 way.hdl - 8 way or gate
17 mux 4 way 16.hdl - 16-bit / 4-way mux
18 mux 8 way 16.hdl - 16 bit / 8-way mux
      dmux4way.hdl - 4-way demultiplexor
dmux8way.hdl - 8-way demultiplexor
README - this file
19
20 dmux8wa
21 README
```

## 3 And.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
// File name: projects/01/And.hdl
 6
        * And gate:
        * out = 1 if (a == 1 and b == 1)
 8
                   0 otherwise
 9
10
11
      CHIP And {
12
            IN a, b;
            OUT out;
14
15
16
            PARTS:
            Nand(a=a,b=b,out=tout);
17
            Not(in=tout, out=out);
18
19
```

#### 4 And16.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
     // File name: projects/01/And16.hdl
      * 16-bit bitwise And:
 8
      * for i = 0..15: out[i] = (a[i] and b[i])
 9
10
     CHIP And16 {
11
          IN a[16], b[16];
12
13
          OUT out[16];
14
          PARTS:
15
          And(a=a[0], b=b[0], out=out[0]);
16
          And(a=a[1], b=b[1], out=out[1]);
And(a=a[2], b=b[2], out=out[2]);
17
18
          And(a=a[3], b=b[3], out=out[3]);
19
          And(a=a[4], b=b[4], out=out[4]);
20
          And(a=a[5], b=b[5], out=out[5]);
21
          And(a=a[6], b=b[6], out=out[6]);
22
          And(a=a[7], b=b[7], out=out[7]);
23
          And(a=a[8], b=b[8], out=out[8]);
          And(a=a[9], b=b[9], out=out[9]);
25
          And(a=a[10], b=b[10], out=out[10]);
26
          And(a=a[11], b=b[11], out=out[11]);
And(a=a[12], b=b[12], out=out[12]);
27
28
29
          And(a=a[13], b=b[13], out=out[13]);
          And(a=a[14], b=b[14], out=out[14]);
And(a=a[15], b=b[15], out=out[15]);
30
31
     }
33
```

## 5 DMux.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
// File name: projects/01/DMux.hdl
 6
       * Demultiplexor:
       * {a, b} = {in, 0} if sel == 0

* {0, in} if sel == 1
 8
 9
10
11
      CHIP DMux {
12
           IN in, sel;
           OUT a, b;
14
15
16
           PARTS:
           Not(in=sel, out=notSel);
17
           And(a=in, b=sel, out=b);
18
           And(a=in, b=notSel, out=a);
19
20
```

## 6 DMux4Way.hdl

```
// This file is part of www.nand2tetris.org
     // and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
     // File name: projects/01/DMux4Way.hdl
 6
      * 4-way demultiplexor:
      * {a, b, c, d} = {in, 0, 0, 0} if sel == 00

* {0, in, 0, 0} if sel == 01
 8
 9
                           {0, 0, in, 0} if sel == 10
{0, 0, 0, in} if sel == 11
10
11
12
13
     CHIP DMux4Way {
14
15
          IN in, sel[2];
          OUT a, b, c, d;
16
^{17}
18
19
20
21
          PARTS:
22
23
           DMux(in=in, sel=sel[1], a=checkAB, b=checkCD);
           DMux(in=checkAB, sel=sel[0], a=a, b=b);
DMux(in=checkCD, sel=sel[0], a=c, b=d);
24
25
26
    }
27
```

# 7 DMux8Way.hdl

```
// This file is part of www.nand2tetris.org
    // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/01/DMux8Way.hdl
6
     * 8-way demultiplexor:
      * {a, b, c, d, e, f, g, h} = {in, 0, 0, 0, 0, 0, 0, 0} if sel == 000
8
                                     \{0, in, 0, 0, 0, 0, 0, 0\} if sel == 001
9
10
                                     \{0, 0, in, 0, 0, 0, 0, 0\} if sel == 010
                                     \{0, 0, 0, in, 0, 0, 0, 0\} if sel == 011
11
12
                                     \{0, 0, 0, 0, in, 0, 0, 0\} if sel == 100
                                     \{0, 0, 0, 0, 0, in, 0, 0\} if sel == 101
13
                                     \{0, 0, 0, 0, 0, 0, in, 0\} if sel == 110
14
15
                                     \{0, 0, 0, 0, 0, 0, 0, in\} \text{ if sel} == 111
16
17
    CHIP DMux8Way {
18
         IN in, sel[3];
19
20
         OUT a, b, c, d, e, f, g, h;
21
         PARTS:
22
23
         DMux(in=in, sel=sel[2], a=abcd, b=efgh);
24
25
         \label{eq:decomposition} DMux4Way(in=abcd, sel=sel[0..1], a=a, b=b, c=c, d=d);
         DMux4Way(in=efgh, sel=sel[0..1], a=e, b=f, c=g, d=h);
26
27
28
29
    }
30
```

## 8 Mux.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
// File name: projects/01/Mux.hdl
 6
      * Multiplexor:
       * out = a if sel == 0

* b otherwise
 8
 9
10
11
     CHIP Mux {
12
          IN a, b, sel;
          OUT out;
14
15
16
          PARTS:
           And(a=b, b=sel, out=cAndb);
17
          Not(in=sel, out=notSel);
18
          And(a=a, b=notSel, out=aNotSel);
19
          Or(a=cAndb, b=aNotSel, out=out);
20
     }
21
```

#### 9 Mux16.hdl

```
// This file is part of www.nand2tetris.org
    \ensuremath{//} and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/01/Mux16.hdl
6
     * 16-bit multiplexor:
8
      * for i = 0...15 out[i] = a[i] if sel == 0
                                b[i] if sel == 1
9
10
11
    CHIP Mux16 {
12
         IN a[16], b[16], sel;
         OUT out[16];
14
15
16
         Mux(a=a[0], b=b[0], sel=sel, out=out[0]);
17
18
         Mux(a=a[1], b=b[1], sel=sel, out=out[1]);
         Mux(a=a[2], b=b[2], sel=sel, out=out[2]);
19
         Mux(a=a[3], b=b[3], sel=sel, out=out[3]);
20
21
         Mux(a=a[4], b=b[4], sel=sel, out=out[4]);
         Mux(a=a[5], b=b[5], sel=sel, out=out[5]);
22
23
         Mux(a=a[6], b=b[6], sel=sel, out=out[6]);
24
         Mux(a=a[7], b=b[7], sel=sel, out=out[7]);
         Mux(a=a[8], b=b[8], sel=sel, out=out[8]);
25
         Mux(a=a[9], b=b[9], sel=sel, out=out[9]);
26
27
         Mux(a=a[10], b=b[10], sel=sel, out=out[10]);
         Mux(a=a[11], b=b[11], sel=sel, out=out[11]);
28
29
         Mux(a=a[12], b=b[12], sel=sel, out=out[12]);
         Mux(a=a[13], b=b[13], sel=sel, out=out[13]);
30
         \label{eq:mux} \texttt{Mux}(\texttt{a=a[14], b=b[14], sel=sel, out=out[14]);}
31
         Mux(a=a[15], b=b[15], sel=sel, out=out[15]);
    }
33
```

## 10 Mux4Way16.hdl

```
// This file is part of www.nand2tetris.org
   // and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
    // File name: projects/01/Mux4Way16.hdl
     * 4-way 16-bit multiplexor:
     * out = a if sel == 00
8
             b if sel == 01
9
             c if sel == 10
10
             d if sel == 11
11
12
13
    CHIP Mux4Way16 {
14
15
         IN a[16], b[16], c[16], d[16], sel[2];
         OUT out[16];
16
17
         PARTS:
18
         Mux16(a=a, b=b, sel=sel[0], out=outAmuxB);
19
20
         Mux16(a=c, b=d, sel=sel[0], out=outCmuxD);
21
         Mux16(a=outAmuxB, b=outCmuxD, sel=sel[1], out=out);
22
    }
24
```

## 11 Mux8Way16.hdl

```
// This file is part of www.nand2tetris.org
    // and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
     // File name: projects/01/Mux8Way16.hdl
 6
      * 8-way 16-bit multiplexor:
      * out = a if sel == 000
 8
               b if sel == 001
 9
               etc.
10
               h if sel == 111
11
12
13
     CHIP Mux8Way16 {
14
         IN a[16], b[16], c[16], d[16],
e[16], f[16], g[16], h[16],
15
16
^{17}
             sel[3];
          OUT out[16];
18
19
20
          PARTS:
          Mux4Way16(a=a,b=b,c=c,d=d,sel=sel[0..1], out=outAtoD);
Mux4Way16(a=e,b=f,c=g,d=h,sel=sel[0..1], out=outEtoH);
21
22
23
          Mux16(a=outAtoD, b=outEtoH, sel=sel[2], out=out);
24
```

## 12 Not.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
// File name: projects/01/Not.hdl
 6
         * Not gate:
         * out = not in
 8
 9
10
       CHIP Not {
    IN in;
11
12
               OUT out;
13
14
               PARTS:
15
16
               Nand (a=in, b=in, out=out);
17
```

### 13 Not16.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/01/Not16.hdl
     * 16-bit Not:
8
      * for i=0..15: out[i] = not in[i]
9
10
     CHIP Not16 {
11
         IN in[16];
12
13
         OUT out[16];
14
         PARTS:
15
16
         Not(in=in[0],out=out[0]);
         Not(in=in[1],out=out[1]);
17
         Not(in=in[2],out=out[2]);
18
         Not(in=in[3],out=out[3]);
19
         Not(in=in[4],out=out[4]);
20
21
         Not(in=in[5],out=out[5]);
         Not(in=in[6],out=out[6]);
22
         Not(in=in[7],out=out[7]);
23
24
         Not(in=in[8],out=out[8]);
         Not(in=in[9],out=out[9]);
25
         Not(in=in[10],out=out[10]);
26
27
         Not(in=in[11],out=out[11]);
         Not(in=in[12],out=out[12]);
28
29
         Not(in=in[13],out=out[13]);
         Not(in=in[14],out=out[14]);
30
         Not(in=in[15],out=out[15]);
31
    }
33
```

## 14 Or.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
// File name: projects/01/0r.hdl
 6
       * Or gate:
       * out = 1 if (a == 1 or b == 1)
 8
                  0 otherwise
 9
10
11
      CHIP Or {
12
           IN a, b;
           OUT out;
14
15
16
           PARTS:
           Not(in=a, out=notA);
17
           Not(in=b, out=notB);
18
           And(a=notA, b=notB, out=notNots);
19
           Not(in=notNots, out=out);
20
     }
21
```

### 15 Or16.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
     // File name: projects/01/0r16.hdl
       * 16-bit bitwise Or:
 8
       * for i = 0..15 out[i] = (a[i] or b[i])
 9
10
     CHIP Or16 {
11
           IN a[16], b[16];
12
13
           OUT out[16];
14
          PARTS:
15
           Or(a=a[0], b=b[0], out=out[0]);
16
          Or(a=a[1], b=b[1], out=out[1]);
Or(a=a[2], b=b[2], out=out[2]);
17
18
           Or(a=a[3], b=b[3], out=out[3]);
19
          Or(a=a[4], b=b[4], out=out[4]);
Or(a=a[5], b=b[5], out=out[5]);
20
21
           Or(a=a[6], b=b[6], out=out[6]);
22
           Or(a=a[7], b=b[7], out=out[7]);
23
           Or(a=a[8], b=b[8], out=out[8]);
24
           Or(a=a[9], b=b[9], out=out[9]);
25
           Or(a=a[10], b=b[10], out=out[10]);
26
           Or(a=a[11], b=b[11], out=out[11]);
Or(a=a[12], b=b[12], out=out[12]);
27
28
29
           Or(a=a[13], b=b[13], out=out[13]);
          Or(a=a[14], b=b[14], out=out[14]);
Or(a=a[15], b=b[15], out=out[15]);
30
31
```

# 16 Or8Way.hdl

```
// This file is part of www.nand2tetris.org
    // and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
     // File name: projects/01/0r8Way.hdl
      * 8-way Or:
      * out = (in[0] or in[1] or ... or in[7])
 8
 9
10
     CHIP Or8Way {
11
12
          IN in[8];
          OUT out;
13
14
15
          PARTS:
          Or(a=in[0],b=in[1], out=out1);
16
^{17}
          Or(a=out1, b=in[2], out=out2);
          Or(a=out2, b=in[3], out=out3);
Or(a=out3, b=in[4], out=out4);
18
19
20
          Or(a=out4, b=in[5], out=out5);
          Or(a=out5, b=in[6], out=out6);
Or(a=out6, b=in[7], out=out);
21
22
```

## 17 Xor.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
// File name: projects/01/Xor.hdl
 6
      * Exclusive-or gate:
 8
       * out = not (a == b)
 9
10
     CHIP Xor {
    IN a, b;
11
12
          OUT out;
13
14
          PARTS:
15
16
          Not (in=a, out=nota);
          Not (in=b, out=notb);
17
          And (a=a, b=notb, out=x);
18
          And (a=nota, b=b, out=y);
19
          Or (a=x, b=y, out=out);
20
21 }
```