### Ziyi (Jason) Lan's Homework2

## 2015/09/25

#### Decoder

Above are the truth tables for a 2-bit decoder with enable (2+1 inputs, 4 outputs), the left one is test bench for my version of the device and the right on is the test bench for the general functionality of the device.



This is the wave form for 8000 ns, we can clearly see the effect of 50 units delay on each of the gate. Also there is one little noise on the out3 wave; its occurred time implicates that it's due to the shift of state of addr0, addr1 and enable.

## Multiplexer

These are the truth tables for a 4:1 (four input Multiplexor), the left one is test bench for my version of the device and the right on is the test bench for the general functionality of the device.



As we can see from the wave from above, there is delay before the "out" line is gets any signal, that's due to the delays on the gates in the circuit. Also the noise arisen from input rising/dropping on the "out" line is apparent.

# One-bit adder





These are truth tables and waveform for a one-bit Full Adder. Similar to the previous two cases, we can observe the noise and time delay from the output on the waveform.