# 4-bits Multiplier Design based on VHDL

Ziyu Tian

## 1: Parallel Multiplier

The full codes of parallel multiplier could be viewed on https://edaplayground.com/x/KWM6.

### 1.1: Design process

At the RTL level design, I designed the components AND gate and XOR gate, and constructed AND and XOR component to a half-adder in structural level. Using the half-adder, the full\_adder can be built shown as Fig.1.



Fig.1 HA and FA design

If we assumed the multiplier and multiplicand expressed as Fig.2, the carry-save parallel multiplier structure is designed as Fig.3:



Fig.2 Assumed Expression of multiplier and multiplicand



#### 1.2: Testbench design process

- In the parallelM\_tb.vhd file, I tested the product of 0110 x 1100, 0010 x 0001, 0111 x 0101, 0100 x 1101, 1010 x 1110 and 1011 x 1011 with the delay of 100 ns.
- The result proved that the parallel multiplier worked properly.

## 2: Serial Multiplier

#### 2.1: Design process

The full codes of parallel multiplier could be viewed on https://edaplayground.com/x/JawR



Fig.4.1. Serial Multiplier Structure

To design a 4-bits serial multiplier shown as Fig.4.1, the full-structure should be:

 Reg\_1: the entity of the multiplier R register (Fig.4.2). CLK can be used to generate the clock signal and LOAD is used to loading (initialize) the multiplier value. r\_1 is the 4-bits input with one output to pass the value that been shifted.



Fig.4.2. Reg\_1

• singleMultiplier: the entity doing 1 bit x 4 bits multiplication. m1X receive one bit input of r and the multiplicand D is received by m1Y. The output is the result of the multiplication.



Fig.4.3. singleMultiplier

 Adder4: the 4-bits adder composed of 4 full\_adders, accept two 4-bits number and output the sum.



• Reg\_2: receive a CLK signal to control the sequence, a CLR signal to clear the initial signal to '0000'. The output is a 8-bits number, which is the final result.



Fig.4.5. Reg\_2

Using the components above, the full structure is shown below:



Fig.4.6. Full structure of Serial Multiplier

#### 2.2: Testbench design process

- In the file serialM\_tb.vhd file, I tested the input of 1111 x 1111, 1001 x 1101, 1100 x 1110 in 5 x 3 clk\_cycles.
- In the first cycle, the START signal would be '1' to load and reset the register, in the next 4 cycles, START signal falls to '0' and the calculation happens at the rise-edge of CLK.

## 3: Delay Comparison of parallel and serial multiplier

## 3.0: Delay of the HA and FA

- In HA, delay from A/B to C is 1  $\tau$ .
- In FA, delay from A/B to C is 3  $\tau$ .

#### 3.1: Parallel Multiplier Delay

For parallel multiplier, the value of  $d_n r_n$  need one  $\tau$  AND gate to get result at the same time.

The first line in Fig.3 using HA and cables, so the maximum delay from A/B to P1 is 1  $\tau$ . To form P2 and P3, several parallel FAs are applied, so the delay is 3  $\tau$  for each level.

The final level of parallel multiplier is a ripple-carry adder with one HA, 2 FA and one cable, so the delay is 2 x 3  $\tau$  for each FA and 1  $\tau$  for one HA. There is no delay for cables.

Finally, the delay from D/R to the result would be:

$$\tau_{total} = (1 + 1 + 3 + 3 + 1 + 3 + 3)\tau = 15\tau$$

#### 3.2: Serial Multiplier

For serial multiplier, the full calculation need 1 clk\_cycle to initialize value (without delay) and 4 clk\_cycle to do the 4 partial\_product calculation.

For each calculation clk\_cycle, a 1x4 bits multiplier need one AND gate to form the answer in Fig.4.3, with the delay of 1  $\tau$ . To do the 4 bits adding calculation using entity Adder4 shown in Fig.4.4, which is composed of 4 full\_adders using ripple carry adder. Its delay from input to output is 4 x 3 $\tau$ . So the total delay of one calculation cycle is 13  $\tau$ .

The 4x4 bits multiplier have 4 calculation cycle, so the total delay to form the output is:

$$au_{total} = 13 imes 4 au = 52 au$$