## CS 2200 Homework 8

## Fall 2018

## Instructions:

Please print a copy of the assignment and hand write your answers. No electronic submissions
are allowed. Please print as one double-sided page. Do NOT staple multiple sheets
together. There will be a 70 point penalty if you do not.

- This is an individual assignment. You may discuss concepts but not the answers.
- Due Date: 10/31/18 6:00 PM in recitation. Bring your BuzzCard. Show up on time.

| 1. Average Ad                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                     |                            |                                                                                                                                                                            |                          |                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------|
| Say we have t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | wo setups for I  Memory 1                                           | nierarchical m             | ory with the following miss rat                                                                                                                                            | es and hit tim  Memory 2 |                                |
| Hardware                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Miss Rate                                                           | Hit Time                   | Hardware                                                                                                                                                                   | Miss Rate                | Hit Time                       |
| L1 Cache                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0.15                                                                | 5ns                        | L1 Cache                                                                                                                                                                   | 0.05                     | 8ns                            |
| L2 Cache                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0.20                                                                | 10ns                       | L2 Cache                                                                                                                                                                   | 0.10                     | 20ns                           |
| Main Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                   | 85ns                       | Main Memory                                                                                                                                                                | 0                        | 115ns                          |
| addressable. Y<br>block. The cac<br>a. Suppose the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ning a cache fo<br>ou have been<br>he size is 128<br>e box represer | told to make k words (512k | esor. Memory is organized into<br>-way set associative cache wi<br>excluding tag, status bits, etc<br>nemory address. <b>Draw the div</b><br>e how many bits are allocated | th 128 words             | (512 bytes) per or tag, index, |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                     |                            |                                                                                                                                                                            |                          |                                |
| b. Split the follong the split the follong the split the | owing address                                                       | into Tag/Inde              | Offset: <b>0xBEADFEEB</b><br>                                                                                                                                              |                          |                                |

- **3.** Consider the following three caches, which each accept 16-bit byte-addressable memory addresses:
  - A. Cache size 1kB, block size 128 bytes, direct mapped
  - B. Cache size 2kB, block size 128 bytes, 2-way set associative
  - C. Cache size 4kB, block size 128 bytes, fully associative

Complete the following table showing the performance of the three caches with the same set of accesses. For each access in the sequence, write an 'X' in each column where it's respective cache encounters a miss. Leave the space blank for a hit. The first one has been filled in for you.

## Assume the following:

- All accesses are read accesses.
- The replacement policy is LRU (least recently used), where appropriate.
- The caches are initially empty.

|        | Cache A | Cache B | Cache C |
|--------|---------|---------|---------|
| 0x80B0 | Х       |         |         |
| 0x80C4 |         |         |         |
| 0x674C |         |         |         |
| 0x8668 |         |         |         |
| 0xC754 |         |         |         |
| 0x6724 |         |         |         |
| 0x8644 |         |         |         |
| 0x7E44 |         |         |         |
| 0xC716 |         |         |         |
| 0x80B5 |         |         |         |