| Name: | Kishore | GT Number: |  |
|-------|---------|------------|--|
|       |         |            |  |

| Problem | Points | Lost | Gained | Running Total | TA |
|---------|--------|------|--------|---------------|----|
| 1       | 1      |      |        |               |    |
| 2       | 24     |      |        |               |    |
| 3       | 15     |      |        |               |    |
| 4       | 20     |      |        |               |    |
| 5       | 20     |      |        |               |    |
| 6       | 20     |      |        |               |    |
| Total   | 100    |      |        |               |    |

You may ask for clarification but you are ultimately responsible for the answer you write on the paper. If you make any assumptions state them.

Please look through the entire test before starting. WE MEAN IT!!!

NOTE:  $M = 10^6$  K =  $10^3$  Mi =  $2^{20}$  Ki =  $2^{10}$  Illegible answers are wrong answers.

Show your work in the space provided to get any credit for problem-oriented questions.

#### Good luck!

- 1. (1 point, 1 min) (don't worry you get 1 point regardless of what you say!) The last time Jackets beat the Bulldogs in football
- (a) 2013
- (b) 2012
- (c) 2008
- (d) 2009
- (e) 1999
- (f) at the time of big bang

| Name:Kishore | GT Number: |
|--------------|------------|
|--------------|------------|

#### Cache

- 2. (24 points, 20 min)
- a) (3 points) A page fault occurs for a process when the CPU cannot find a page table entry in the page table to translate the virtual address generated by the process. Fill in the table below indicating by writing "hardware" or "software" as to who is responsible for dealing with the events shown to continue with the execution of the process:

| Event      | Who handles it? |    |
|------------|-----------------|----|
| TLB Miss   | hardware        | 41 |
| Cache Miss | hardware        | +1 |
| Page Fault | Software        | +1 |

C0

C1

### b) (6 points)

#### Given:

- 8 total cache blocks
- 2-way set-associative organization
- Cache initially empty
- LRU replacement policy
- Memory blocks A, B, C, and D all map to the same cache line.
- The processor performs a total of eight accesses, to memory blocks A, B, B, A, C, B, A, and C, in that order. For each of these accesses, specify (by filling in the table below) whether it is a cache hit or a cache miss, type of miss (cold/capacity/conflict), and the memory block evicted (if any). Note: capacity miss dominates over conflict; cold dominates over capacity.

| Memory Access | Hit/miss |      | Type of t | miss | Block<br>cache | c evicted from |
|---------------|----------|------|-----------|------|----------------|----------------|
| A             | Miss     |      | cold      | to.2 | -              |                |
| В             | Miss     |      | cold      | 40.5 | _              |                |
| В             | Hit      | +0.5 | _         |      | _              |                |
| A             | Hit      | 405  | _         |      | _              |                |
| С             | Miss     |      | Cold      | 405  | В              | +0.5           |
| В             | Miss     |      | Conflict  | 40-5 | А              | 40.5           |
| A             | Miss     |      | Conflict  | to5  | С              | +05            |
| С             | Miss     |      | Conflict  | 40.2 | В              | 404            |

(Area for rough work)

| Na | lame:l                               | Kishore                               | _GT Number:                                             |
|----|--------------------------------------|---------------------------------------|---------------------------------------------------------|
| c) | (2 points) Spati                     | al locality sugge                     | ests that (circle the correct choice)                   |
|    | (i) Once brought possible            | into the cache,                       | we should keep the data around as long as               |
|    | (ii)On a miss, w                     | e should bring in                     | n adjacent memory locations into the cache              |
|    | (iii) The memory<br>be referenced in |                                       | brought in due to a miss is not likely to               |
|    | (iv) None of the                     | above                                 |                                                         |
| d) | (2 points) Tempo                     | ral locality sugg                     | gests that (circle the correct choice)                  |
|    | (i) Once brought possible            | into the cache,                       | we should keep the data around as long as               |
|    | (ii)On a miss, w                     | e should bring in                     | n adjacent memory locations into the cache              |
|    | (iii) The memory<br>be referenced in |                                       | brought in due to a miss is not likely to               |
|    | (iv) None of the                     | above                                 |                                                         |
| e) |                                      | n miss rate with<br>es to (circle the | increasing blocksize of the cache stops e right choice) |
|    | (i) bugs in the                      | cache implementa                      | ation                                                   |
|    | (ii) the cache m                     | iss penalty                           |                                                         |
|    | (iii) the change                     | s in the working                      | set of the program                                      |
|    | (iv) the number                      | of stages in the                      | pipelined processor                                     |
| f) | (2 points) Virtu<br>because (circle  |                                       | physical tagged cache is attractive ce)                 |
|    | (i) it results i                     | n a better cache                      | hit ratio for a given cache organization                |
|    | (ii) it eliminat physically tagge    |                                       | iasing problem with physically indexed                  |
|    |                                      | building bigger<br>ically tagged ca   | first level caches than physically ches                 |
|    | (i) i+                               | +bdd +                                | alation through the MID out of the                      |

critical path of the cache access

| Name    | e:KishoreGT Number:                                                                                                                                                                                                                                                                                                                                                                                   |       |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| g) (2 p | points)Page coloring is a (circle the correct choice)                                                                                                                                                                                                                                                                                                                                                 |       |
| (i)     | type of page replacement algorithm                                                                                                                                                                                                                                                                                                                                                                    |       |
| (ii)    | technique for increasing the hit rate of the first level cache                                                                                                                                                                                                                                                                                                                                        | e     |
|         | i) technique to allow the hardware to increase the size of the sel cache                                                                                                                                                                                                                                                                                                                              | first |
| (iv)    | technique to reduce the TLB lookup time                                                                                                                                                                                                                                                                                                                                                               |       |
|         | CPU generates 32-bit byte-addressable memory addresses  Each memory word consists of 4 bytes  The cache block size is 64 bytes                                                                                                                                                                                                                                                                        | c1    |
| cred    | Wer the following questions (you have to show your work for ANY $\operatorname{dit}$ ):  How many index bits are needed for this cache organization?  Total number of cache blocks = data size of cache/block size  = 256 KiB/ 64 B = 4 Ki = 4096  Number of cache lines = number of blocks/associativity  = 4096/4 = 1024  Number of index bits needed = $\log_2(\text{number of cache lines}) = 10$ | +1    |
| 1       | How many tag bits are needed in each cache block? Number of bits for block offset = $\log_2 64 = 6$ Number of tag bits per block = $(32-10-6) = 16$                                                                                                                                                                                                                                                   | 41    |
|         | i) How many dirty bits are needed in each cache block?  Number of dirty bits per block = 16 (one per word in a block)                                                                                                                                                                                                                                                                                 | +1    |
|         | How much meta data is needed per cache block? Total number of bits of metadata per block = Tag + valid + dirty = 16+1+16 = 33                                                                                                                                                                                                                                                                         | +1    |
| 1       | How much meta data is needed per cache line? Number of bits for preserving MRU block in a line = $\log_2 4 = 2$ Total number of bits of metadata per cache line = = number of blocks in a cache line * 33 + MRU = $4 * 33 + 2 = 134$                                                                                                                                                                  | 41    |
| 2       | each part all or nothing                                                                                                                                                                                                                                                                                                                                                                              |       |
| ^       | uo donsle jeopardy                                                                                                                                                                                                                                                                                                                                                                                    |       |

c2 c3

| Name: Kishore GT Number: |  |
|--------------------------|--|
|--------------------------|--|

### Input/Output and Disk

- 3. (15 points, 20 min)
- a) (2 points) Memory mapped I/O is a ... (circle the right choice)
  - (i) technique for interfacing slow speed devices to the CPU
  - (ii) technique for interfacing high speed devices to the CPU

# (iii) technique that allows the CPU to use Load/Store instructions to access the device registers

- (iv) technique that allows the CPU to quickly find the location of the handler code for a device
- b) (3 points) What is the role of the buffer in a DMA controller?
- Controller communicates synchronously with the disk (streams data to/from)
  - Controller communicates asynchronously using the memory bus (moving a block of data at a time)
  - The buffer in the controller is there to smooth this dichotomy of a synchronous device and memory asynchronous bus.



- c) (2 points) Zoned bit recording ... (circle the right choice)
  - (i) has the same number of sectors on all the tracks
  - (ii) has more sectors on the outer tracks compared to the inner tracks
  - (iii) has more sectors on the inner tracks compared to the outer tracks
  - (iv) has different number of sectors on different tracks of the same cylinder

Name:\_\_\_\_\_Kishore\_\_\_\_GT Number: \_\_\_\_ d) Given the following specification for a disk drive: Average seek time = 8 msRotational speed = 12000 RPM Platters = 2 Surface per platter = 2 Tracks per surface = 1024
Sectors per track = 256
Recording density = 256 bytes per sector (i) (1 point) How much time is needed to get to a random sector on the disk? Time to get to a random sector = seek time + average rotational latency = 8 ms + 0.5 \* 1/rotational speed = 8 ms + 0.5 \* 60 \* 1000 /12000 ms41 = 10.5 ms(ii) (1 point) How much time is needed to read one random sector from the disk when the head is already positioned on the desired sector? Time for one revolution = 60\*1000/12000 = 5 msTime to read one sector = time for one revolution/# of sectors per track = 5/256 ms(iii) (2 points) If the disk gets a request to read 6 random sectors, how much total time will that request take to complete? Time to read one random sector = time to get to sector + time to read = 10.5 ms + 5/256 msTime to read 6 random sectors = 6 \* (10.5 + 5/256) ms = 6 \* (10.5+0.019) ms41 = 63.18 ms(iv) (2 points) If the disk gets a request to read 6 consecutive sectors, how much total time will that request take to complete? Time to read 6 consecutive sectors 
= time to get to first sector + time to read 6 sectors = 10.5 ms + 6 \* 5/256= 10.617 ms(v) (2 points) What is the transfer rate of the disk? Transfer rate = number of bytes in one track/rotational latency = (256 \* 256 bytes / 5 ms)+2 = 13.1 MB/SecAU or nothing for each part No double jeopardy

| Name: | Kishore | GT Number: |  |
|-------|---------|------------|--|
|       |         |            |  |

#### File Systems

4. (20 points, 20 min) a)

Notes:

- Unix "touch <file>" command creates a zero byte new file or updates the timestamp of the named file
- Unix "ln <file1> <file2>" command creates a hard link
- Unix "ln -s <file1> <file2>" command creates a sym link
- Unix "rm <file>" removes the named file

(i) (8 points) In the following table, assume **none of the files exist to start with** in the current directory. Fill in the table. The reference count in the table pertains to the i-node that is affected by the command in that row. If a new i-node is created, show the old reference count for that i-node as 0.

| Command     | New i-node created | Reference count |     |  |
|-------------|--------------------|-----------------|-----|--|
|             | (yes/no)           | old             | new |  |
| touch f1    | Yes                | 0               | 1   |  |
| touch f2    | Yes                | 0               | 1   |  |
| ln -s f2 f3 | Yes                | 0               | 1   |  |
| ln -s f1 f4 | Yes                | 0               | 1   |  |
| ln -s f4 f5 | Yes                | 0               | 1   |  |
| ln f4 f6    | No                 | 1               | 2   |  |
| rm f4       | No                 | 2               | 1   |  |
| rm f2       | No                 | 1               | 0   |  |

Use this area for rough work for this question.

+1 for each correct row
-0.5 for each in correct slot in the table

(ii) (2 points) After all the above commands are executed which file names will result in successful access?

41 +1

Only file names  ${\tt f1}$  and  ${\tt f6}$  are valid after the above commands.

Since f4 is removed, f5 won't work

Since f2 is removed, f3 won't work

-0.5 for each incorrect file named for successful access

Name: Kishore GT Number:

b) (**NOTE Mi = 2^{20}**)

Given the following:

Size of index block = 256 bytes Size of Data block = 1024 bytes

Size of pointer = 8 bytes (to index or data blocks)

The i-node consists of

2 direct data block pointers,

1 single indirect pointer, and

1 double indirect pointer.

Note that the index blocks and data blocks are allocated on a need basis. An index block is used for the toplevel i-node as well as for the index blocks that store pointers to other index blocks and data blocks (see Figure).



i. (2 points) How many pointers does each index block contain? Num pointers = size of index block / size of pointer

= 256/8 = 32 pointers

(2 points) How many data blocks are used to store a 40 KiB file? Num data blocks = size of file/size of data block

> = 40 KiB / 1 KiB= 40 data blocks

iii. (2 points) How many index blocks (including the i-node for the file) are needed to store a 258 KiB file?

We need totally 258 data blocks for the file

- i-node gives 2 direct blocks +0.5
- single indirect index node gives 32 data blocks +55
- double indirect index node can hang 32 single level index blocks
- The number of single indirect index nodes needed for the remaining 224 +0.5 data blocks = 224/32 = 7

So total number of index blocks

- = 1 i-node + 1 single indirect index block
  - + 1 double indirect index block + 7 single indirect index block
- = 10 index blocks

| Na  | me:KishoreGT Number:                                                                                                                                                                                                                                                                      |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| iv. | (2 points) What is the largest file size that can be supported in this file system?  Max file size in data blocks  = number of direct blocks  + number of data blocks from single indirect  + number of data blocks from double indirect  = 2 + 32 + 32*32  = 1058 data blocks = 1058 KiB |
| c)  | 2 points) Multilevel indexed allocation results in (circle ONE choice that captures ALL the TRUE statements in the following list)                                                                                                                                                        |
|     | i) External Fragmentation                                                                                                                                                                                                                                                                 |
|     | ii) Internal fragmentation +0.5 for each at                                                                                                                                                                                                                                               |
|     | ii) Internal fragmentation  to.5 for each a)  iii) Ability to grow the file easily  (ii) (iii) or (iv)                                                                                                                                                                                    |
|     | iv) Inefficiency for accessing small files                                                                                                                                                                                                                                                |
|     | v) {1 and 2}                                                                                                                                                                                                                                                                              |
|     | vi) {2 and 3}                                                                                                                                                                                                                                                                             |
|     | vii) {2, 3, and 4}                                                                                                                                                                                                                                                                        |
|     | viii) None of the above                                                                                                                                                                                                                                                                   |
| Par | allel Systems                                                                                                                                                                                                                                                                             |
|     | 20 points, 20 mins)<br>2 points) Deadlock (circle the right choice)                                                                                                                                                                                                                       |
|     | i) Is a condition where threads are not using mutex locks                                                                                                                                                                                                                                 |
|     | ii) Is a condition where all the locks variables are in use                                                                                                                                                                                                                               |
|     | iii) A lock variable that is dead                                                                                                                                                                                                                                                         |
|     | iv) Is a condition where one or more threads are waiting for an event that will never happen                                                                                                                                                                                              |
| b)  | 2 points) User level threads with process level scheduling (circle the right choice)                                                                                                                                                                                                      |
|     | i) Can take advantage of the hardware concurrency available in ultiprocessor                                                                                                                                                                                                              |
|     | ii) Is impossible to implement on a true multiprocessor                                                                                                                                                                                                                                   |
|     | iii) Will have no performance advantage on a multiprocessor compared to a                                                                                                                                                                                                                 |

uniprocessor

| Name:Kisho                                                                                                                                                                                                            | re                                | GT Number: _                                            |                 |          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------|-----------------|----------|
| b) Given the following co                                                                                                                                                                                             | de:                               |                                                         |                 |          |
| #define BUSY 1 #define NOT_BUSY 0 int res_state = NOT_BUSY; /* init */ mutex_t cs_mutex; cond_var_t res_not_busy;                                                                                                     | ′                                 |                                                         |                 |          |
| <pre>// A thread calls this function to acqui acquire_shared_resource() {     thread_mutex_lock(cs_mutex); /* f     L1: while (res_state == BUSY)</pre>                                                               | unction provided busy, cs_mutex); | by the OS */ /* function provided by the                | he OS */        |          |
| <pre>// A thread calls this function to relea release_shared_resource() {     thread_mutex_lock(cs_mutex);     res_state = NOT_BUSY;     thread_cond_signal(res_not_buys);     thread_mutex_unlock(cs_mutex); }</pre> |                                   | red resource                                            |                 |          |
| (i) (3 points) In the sta<br>A thread that wakes up fr<br>predicate which it wants<br>valid. This predicate is                                                                                                        | om the threaton to be true t      | ad_cond_wait shoul<br>to execute the sta<br>= NOT_BUSY. | ld ensure that  | the +3   |
| (ii) (2 points) If a thre loop) what are the invari                                                                                                                                                                   |                                   | oel L2 (i.e., fall                                      | len through the | : while  |
| It has cs_mutex and res_s  (iii) (2 points) Who ensu is at label L2?                                                                                                                                                  | +1                                |                                                         | satisfied when  | a thread |
| OS ensures that the threa cond_wait.                                                                                                                                                                                  | d has cs_mut                      | cex when it schedu                                      | ales after the  | +1       |
| The program has to ensure                                                                                                                                                                                             | on its own                        | that res_state is                                       | NOT_BUSY.       | .[       |

| Name: | Kishore | GT Number: |
|-------|---------|------------|
|       |         |            |

c) (4 points) In the following code, buflock, bufavail, and frame\_buf are shared variables. Each of the functions (digitizer and tracker) are executed by two distinct threads. What is the problem (if any) with the following code?

```
digitizer()
                                             tracker()
 image_type dig_image;
                                              image_type track_image;
int tail = 0;
                                              int head = 0;
 loop {
                                              loop {
  grab(dig_image);
                                               thread_mutex_lock(buflock);
  thread_mutex_lock(buflock);
                                              while (bufavail == MAX) do nothing;
  while (bufavail == 0) do nothing;
                                               thread_mutex_unlock(buflock);
  thread_mutex_unlock(buflock);
                                               track_image = frame_buf[head mod
  frame_buf[tail mod MAX] =
                                                                       MAX];
                                               head = head + 1;
                dig_image;
  tail = tail + 1;
                                             thread_mutex_lock(buflock);
  thread mutex lock(buflock); <
                                                bufavail = bufavail + 1;
   bufavail = bufavail - 1;
                                               thread_mutex_unlock(buflock);
  thread_mutex_unlock(buflock);
                                               analyze(track_image);
}
```

The arrows show the problem:

- 1. Tracker could end up waiting for mutex lock (red arrow) while the digitizer is spinning for bufavail to become non-zero holding the mutex lock.
- 2. Digitizer could end up waiting for mutex lock (purple arrow) while +2 the tracker is spinning for new work holding the mutex lock.
- d) (3 points) Pictorially show the memory footprint of a multithreaded process.



Name:\_\_\_\_\_Kishore\_\_\_\_\_GT Number: \_\_\_\_\_

e) (2 points) Shown below is code for implementing mutual exclusion lock.

```
 \begin{array}{ll} lock(L): & unlock(L): \\ L1: \ if \ (L == 0) \ L = 1; & L = 0; \\ else & while \ (L == 1); \ /* \ spin \ */ \\ go \ to \ L1; & \\ \end{array}
```

If you have only atomic read and write instructions, will the above code work for implementing mutual exclusion lock? If not, why not?

It will not work. + 0.5

The sequence "if (L == 0) L = 1" amounts to a minimum of three machine instructions:

```
read of L into a register;
Tst register to see if it is 0;
Write 1 into L (if L was originally 0);
```

The above 3 instructions have to be executed "atomically" for the correctness of the mutual exclusion lock algorithm.

#### Networking

- 6. (20 points, 20 min)
- a) (2 points) In stop-and-wait protocol, what are the fundamental assumptions that make it possible to use a 1-bit sequence number?
  - Packets may be lost in transit between the sender and the receiver.
  - Packets will never get re-ordered between the sender and the receiver.
  - Packets never get arbitrarily delayed between the sender and the receiver.
- b) (2 points) The sequence number in a packet ... (circle the right choice)
  - (i) Gives the destination address
  - (ii) Is needed for message reconstruction at the destination
  - (iii) Assures the integrity of the packet
  - (iv) Is computed using cyclic redundancy check (CRC) algorithm
  - (v) Is the same for every packet in a given message

Name:\_\_\_\_\_Kishore\_\_\_\_\_GT Number: \_\_\_\_

- c) (2 points) In the sliding window protocol,
  - (i) when is the window size decreased?

When there is congestion observed in the network (no timely acks for packets, too many retransmissions)

(ii) when is the window size increased?

When the congestion eases (no loss of packets, no retransmissions)

+1

d) (4 points) Show the wave form for the following packet with Manchester encoding (the space between the vertical lines represent time per bit):



- e) (2 points) Token ring ... (circle the correct choice)
  - (i) Is as collision prone as Ethernet
  - (ii) Uses IP addresses

#### (iii) Results in better throughput under high load compared to Ethernet

(iv) Results in less average latency per transmission compared to Ethernet

Name:\_\_\_\_\_Kishore\_\_\_\_\_GT Number: \_\_\_\_\_

f) (2 points) How many IP networks in the following figure?



Four

```
g) (3 points)
```

Given the following:

Message size = 10,000 bits Bandwidth on the wire = 100,000 bits/sec

Time of flight = 10 msecs Sender overhead = 1 ms Receiver overhead = 1 ms

Compute the throughput.

```
Message transmission time

= sender overhead + wire delay time of flight + receiver overhead  
= 1 ms + ((10000 * 10<sup>3</sup>)/100,000) ms + 10 ms + 1 ms
= 1 ms + 100 ms + 10 ms + 1 ms
= 112 ms

Throughput

= bits transmitted/transmission time
= 10000 * 10<sup>3</sup>/112 bits/sec
= 89.285 K bits/sec
```

| Na | ame:Kishore_                                                                | GT Number:                                                                                      |   |
|----|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---|
|    | (3 points) Given the following: Message size                                | = 90,000 bits                                                                                   |   |
|    | Header size per packet<br>Packet size                                       | = 10,000 bits                                                                                   |   |
|    | Bandwidth on the wire<br>Time of flight<br>Window size                      |                                                                                                 |   |
|    | Sender overhead Receiver overhead                                           | = 0                                                                                             |   |
|    |                                                                             | = negligible (take it as 0)                                                                     |   |
|    |                                                                             | ss on DATA packets (no loss on ACK packets), how re transmitted by the sender to accomplish the |   |
|    | Payload in each packet<br>= packet size - header<br>= 10000 - 1000 bits = 9 |                                                                                                 |   |
|    | Number of packet needed to<br>= 90000/9000 = 10 packe                       | o complete the transmission (without data loss) $\int$ + ets                                    | - |
|    | Sent Received 10 9                                                          | <u>d</u>                                                                                        |   |
|    | 1 1 Total number of packets se                                              | ent = 11                                                                                        |   |