|       | Prism ID: |
|-------|-----------|
| Name: | GTID#: 9  |

| Problem | Points | Lost | Gained | Running Total | TA |
|---------|--------|------|--------|---------------|----|
| 1       | 1      |      |        |               |    |
| 2       | 10     |      |        |               |    |
| 3       | 13     |      |        |               |    |
| 4       | 15     |      |        |               |    |
| 5       | 10     |      |        |               |    |
| 6       | 20     |      |        |               |    |
| 7       | 16     |      |        |               |    |
| 8       | 15     |      |        |               |    |
| Total   | 100    |      |        |               |    |

- You may ask for clarification but you are ultimately responsible for the answer you write on the paper.
- Illegible answers are wrong answers.
- Please do not discuss this test by any means (until 5 pm today)
- Please look through the entire test before starting. WE MEAN IT!!!

#### Illegible answers are wrong answers.

Good luck!

- 1. (1 point, 0 min) (circle the correct choice)
- If the presidential candidates had been tied for the electoral votes, one of the following could have happened under the provisions of the US constitution:
- a) Barack Obama, President & Mitt Romney, Vice President
- b) Mitt Romney, President & Barack Obama, Vice President
- c) Mitt Romney, President & Joe Biden, Vice President
- d) Barack Obama, President & Paul Ryan, Vice President
- e) None of the above
- f) "I'm tired of Bronco Bamma and Mitt Romney" (http://www.youtube.com/watch?feature=player\_embedded&v=OjrthOPLAKM)

Prism ID: Name:\_\_\_\_\_ GTID#: 9 Pipelining 2. (10 points, 5 min) (2 points) Consider the following two instructions (I2 immediately follows I1 in the original program) in flight in a pipelined processor with register forwarding: I1: R1 ← Memory[R2+offset]; load R1 with contents of memory at R2+offset I2: R4 ← R1 + R5 The state of the pipeline is: **WB** ID/RR EX MEM 11 At what stage of the pipeline is I2? (4 points) Consider the following two instructions (I2 immediately follows I1 in the original program) in flight in a pipelined processor with register forwarding: I1: R1 ← R2 + R3 I2: R1 ← R4 + R5 I3: R6 ← R1 + R2 The state of the pipeline: IF ID/RR EX **MEM WB** 11 At what stages of the pipeline are I2 and I3? (4 points) Consider the following instructions in flight in a pipelined processor with register forwarding: I1: R1 ← R2 + R3 I2: R4 ← R5 + R6 I3: R7 ← R8 + R9 I4: R6 ← R1 + R4 I5: R3 ← R6 + R7 The state of the pipeline is: **WB** EX **MEM** ID/RR

13

12

11

15

14

|       | Prism ID: |
|-------|-----------|
| Name: | GTID#: 9  |

Recall that associated with each element of the register file are a busy bit (B) and a read pending signal (RP) as shown below. Fill in the state of the B and RP bits in the register file given the above state of the pipeline.

|           | В | RP |
|-----------|---|----|
| R0        |   |    |
| R1        |   |    |
| R2        |   |    |
| R3        |   |    |
| R4        |   |    |
| R5        |   |    |
| R6        |   |    |
| <b>R7</b> |   |    |
| R8        |   |    |
| R9        |   |    |

- 3. (13 points, 5 min)
- (a) (2 points)

With conservative handling of branches in a 5-stage pipeline discussed in the class (i.e., stop new instructions from entering the pipeline until the outcome of the branch is known), there will be at most (circle the right choice):

- 1. 1 bubble in the pipeline
- 2. 2 bubbles in the pipeline
- 3. 3 bubbles in the pipeline
- 4. 0 bubbles in the pipeline
- (b) (4 points)

If a pipelined processor supports a 1-slot delayed branch (i.e., the instruction immediately following the branch instruction will ALWAYS be executed), the compiler has to do two things to ensure **correct execution** of the user programs and **no performance loss** due to branches:

1.

2.

|       | Prism ID: |
|-------|-----------|
| Name: | GTID#: 9  |

(c) (2 points)

What purpose does the Brach target buffer (BTB) perform in a pipelined processor?

(d) (3 points)
Given the following code fragment:

When the code is executed the following happens:

- branch at PC=1000 is taken
- branch at PC=1500 is taken
- branch at PC=2000 is not taken

Show the contents of the BTB

(e) (2 points)

In a pipelined processor, one of the following will be an acceptable course of action to deal with external interrupts (Select one correct choice):

- 1. The currently running process is terminated.
- 2. The processor stops sending new instructions into the pipeline, sending NOPs through the pipeline instead, allows the current instructions in flight to complete, and then enters the INT state.
- 3. The processor immediately terminates all in-flight instructions and enters into the INT state.
- 4. The processor ignores the interrupt until the current process completes execution.

|       | Prism ID: |
|-------|-----------|
| Name: | GTID#: 9  |

### Process Scheduling

- 4. (15 points, 5 min)
- (a) (2 points) (Select one correct choice)

A process differs from a program in that

- 1. Process is a machine language representation of a program.
- 2. Process is a program in execution.
- 3. Process is a program that executes correctly.
- 4. Process is a special kind of program that is part of the operating system.
- 5. There is no difference.
- (b) (2 points) (Select one correct choice)

One of the following is  ${\tt NOT}$  part of the state of a running program

- 1. General Purpose Registers that are visible to the instruction set
- 2. Program counter and the register that represents the stack pointer
- 3. Layout of the program in memory
- 4. Priority information
- 5. Internal registers in the datapath of the processor
- (c) (3 points) (Answer True/False with justification)

It is impossible to implement a preemptive scheduling algorithm without timer interrupts.

(d) (2 points) (Select one correct choice)

Upon context switch, the scheduler saves the volatile state of the current process in

- 1. The system stack
- 2. The PCB for that process
- 3. The user stack
- 4. The heap space of the process
- (e) (3 points)

Explain the "convoy" effect with FCFS schedule with an example.

|                         |                                                 | F                  | יוא rism יוט:             |          |
|-------------------------|-------------------------------------------------|--------------------|---------------------------|----------|
| Name:                   |                                                 |                    | GTID#: 9                  |          |
| (f) (3 points)          |                                                 | in SJF with an exa | ample.                    |          |
|                         | wing questions wi                               |                    | e <b>Linux</b> scheduler. |          |
|                         | <b>'False with justi</b> :<br>nged for its life |                    | eduling priority fo       | r a task |
| (h) What happens        | when the time gu                                | antum for the gur  | erent tack evnirous       |          |
| (b) what happens        | when the time qua                               | antum for the cur  | rent task expires?        |          |
|                         |                                                 |                    |                           |          |
| (c) What happens        | when the current                                | task makes a blo   | ocking I/O call?          |          |
|                         |                                                 |                    |                           |          |
| (d) What happens        | when a blocking                                 | I/O finishes for   | a task?                   |          |
|                         |                                                 |                    |                           |          |
|                         |                                                 |                    |                           |          |
| (e) What happens array? | when the schedul                                | er runs out of ta  | asks to run in the "      | 'Active" |
|                         |                                                 |                    |                           |          |

|       | Prism ID: |
|-------|-----------|
| Name: | GTID#: 9  |

### Memory Management and Virtual Memory (Note: K = 1024)

- 6. (20 points, 10 min)
- (a) (2 points) (Select one correct choice)

The minimal additional hardware support needed for dynamic relocation in LC-2200 is

- 1. Fence register
- 2. Bounds registers
- 3. Base plus limit registers
- 4. LC-2200 is cool as is
- (b) (2 points) (Select one correct choice)

With page-based memory management scheme there can be

- 1. No external fragmentation
- 2. No internal fragmentation
- 3. No fragmentation
- 4. Both internal and external fragmentation
- (c) (10 points)

Consider a **variable size partition** memory management scheme implemented for a byte-addressed machine. The total available memory is 25 Kbytes. The current allocation looks as follows:



(i) Show the contents of the allocation table that reflects the above memory allocation:

| Prism ID: |
|-----------|
| GTID#: 9  |
|           |
|           |

(ii) P2 completes execution and releases its allocated memory. Show the contents of the allocation table after P2 has completed its execution.

- (d) (3 points)
  Virtual address is 64 bits; pagesize 8 Kbytes; How many entries are there in
  the page table?
- (e) (3 points)
  For the same memory system as in (d), the physical address is 40 bits. How many physical page frames does the memory system have?

### Demand paging, Working set, page replacement

- 7. (16 points, 10 min)
- (a) (3 points)

The frame table is a data structure of the memory manager for reverse lookup, i.e., given a page frame, the frametable gives the <Process-ID, VPN> that is currently hosted in that page frame. What role does the frametable perform in the memory management?

|       | Prism ID: |
|-------|-----------|
| Name: | GTID#: 9  |

#### (b) (3 points)

The freelist (as shown below) is a data structure of the memory manager that contains the pool of page frames that are available for allocation to satisfy page faults.



Each entry in the freelist, shows the page frame number that is available for allocation as well as the reverse mapping, i.e., the process-ID and the VPN of that process that was hosted in this page frame. What is the purpose of this reverse mapping for a page frame that is in the freelist?

#### (c) (2 points)(Select one correct choice)

The reference bit for supporting an approximate LRU page replacement scheme is implemented by associating

- 1. One bit per page table entry
- 2. One bit per memory location
- 3. One bit per physical page frame
- 4. One bit per process
- 5. One bit for the entire physical memory
- 6. One bit for the entire page table

#### (d) (2 points)

What is meant by the term "second chance" in the page replacement scheme that goes by that name (aka "clock" algorithm)?

|       | Prism ID: |
|-------|-----------|
| Name: | GTID#: 9  |

(e) (6 points)

During the time interval t1 - t2, the following virtual page accesses are recorded for the processes P1 and P2.

```
P1: 0, 0, 0, 23, 4, 0, 0, 4, 4, 2, 0
P2: 0, 0, 3, 1, 2, 0, 20, 30, 20
```

- (i) What is the working set for P1 in this time interval?
- (ii) What is the working set for P2 in this time interval?
- (iii) What is the total memory pressure on the system during this interval?

#### TLB and Processor Cache (Note: K = 1024)

- 8. (15 points, 10 min)
- (a) (4 points)

In a virtually indexed, physically tagged cache, using a figure

- (i) explain how the index into the cache is generated
- (ii) explain how the tag is generated (from the CPU's virtual address) for comparison with the tag contained in the cache.

|       | Prism ID: |
|-------|-----------|
| Name: | GTID#: 9  |
|       |           |

(b) (5 points)

A pipelined processor has an average CPI of 1.2 not considering memory effects. On an average each instruction has an I-cache miss of 0.9%, and a D-cache miss of 0.4%. The miss penalty is 100 cycles. What is the effective CPI taking into account memory stalls?

#### (c) (6 points)

Consider a direct mapped cache for a byte addressed processor.

- Data size of cache = 32 KB.
- CPU address = 32 bits
- Memory word = 4 bytes.
- Cache block size = 64 bytes.
- Write policy is Write-through at the granularity of individual words.
- Cache replacement policy = LRU

The memory address is interpreted as follows:

| Cache Tag | Cache Index | Block Offset |
|-----------|-------------|--------------|
| 31        |             | 0            |

Fill in the blanks above to indicate how the memory address is interpreted for looking up the cache.