| Name: | GT Number: |
|-------|------------|
|       |            |

| Problem | Points | Lost | Gained | Running Total | TA |
|---------|--------|------|--------|---------------|----|
| 1       | 1      |      |        |               |    |
| 2       | 24     |      |        |               |    |
| 3       | 15     |      |        |               |    |
| 4       | 20     |      |        |               |    |
| 5       | 20     |      |        |               |    |
| 6       | 20     |      |        |               |    |
| Total   | 100    |      |        |               |    |

You may ask for clarification but you are ultimately responsible for the answer you write on the paper. If you make any assumptions state them.

Please look through the entire test before starting. WE MEAN IT!!!

NOTE:  $M = 10^6$  K =  $10^3$  Mi =  $2^{20}$  Ki =  $2^{10}$  Illegible answers are wrong answers.

Show your work in the space provided to get any credit for problem-oriented questions.

#### Good luck!

- 1. (1 point, 1 min) (don't worry you get 1 point regardless of what you say!) The last time Jackets beat the Bulldogs in football
- (a) 2013
- (b) 2012
- (c) 2008
- (d) 2009
- (e) 1999
- (f) at the time of big bang

| Name: | GT Number: |  |
|-------|------------|--|
|       |            |  |
| Cache |            |  |

- 2. (24 points, 20 min)
- a) (3 points) A page fault occurs for a process when the CPU cannot find a page table entry in the page table to translate the virtual address generated by the process. Fill in the table below indicating by writing "hardware" or "software" as to who is responsible for dealing with the events shown to continue with the execution of the process:

| Event      | Who handles it? |
|------------|-----------------|
| TLB Miss   |                 |
| Cache Miss |                 |
| Page Fault |                 |

C0

C1

| b)  | (6          | points) |
|-----|-------------|---------|
| Giv | <i>r</i> en | :       |

- 8 total cache blocks
- 2-way set-associative organization
- Cache initially empty
- LRU replacement policy
- Memory blocks A, B, C, and D all map to the same cache line.
- The processor performs a total of eight accesses, to memory blocks A, B, B, A, C, B, A, and C, in that order. For each of these accesses, specify (by filling in the table below) whether it is a cache hit or a cache miss, type of miss (cold/capacity/conflict), and the memory block evicted (if any). Note: capacity miss dominates over conflict; cold dominates over capacity.

| Memory Access | Hit/miss | Type of miss | Block evicted from cache |
|---------------|----------|--------------|--------------------------|
| A             |          |              |                          |
| В             |          |              |                          |
| В             |          |              |                          |
| A             |          |              |                          |
| С             |          |              |                          |
| В             |          |              |                          |
| A             |          |              |                          |
| С             |          |              |                          |

(Area for rough work)

| Name: | GT Number: |
|-------|------------|
|-------|------------|

- c) (2 points) Spatial locality suggests that... (circle the correct choice)
  - (i) Once brought into the cache, we should keep the data around as long as possible
  - (ii)On a miss, we should bring in adjacent memory locations into the cache
  - (iii) The memory location being brought in due to a miss is not likely to be referenced in the future
  - (iv) None of the above
- d) (2 points) Temporal locality suggests that... (circle the correct choice)
  - (i) Once brought into the cache, we should keep the data around as long as possible
  - (ii)On a miss, we should bring in adjacent memory locations into the cache
  - (iii) The memory location being brought in due to a miss is not likely to be referenced in the future
  - (iv) None of the above
- e) (2 points)Drop in miss rate with increasing blocksize of the cache stops after a point dues to (circle the right choice)
  - (i) bugs in the cache implementation
  - (ii) the cache miss penalty
  - (iii) the changes in the working set of the program
  - (iv) the number of stages in the pipelined processor
- f) (2 points) Virtually indexed and physical tagged cache is attractive because (circle the correct choice)
  - (i) it results in a better cache hit ratio for a given cache organization
  - (ii) it eliminates the memory aliasing problem with physically indexed physically tagged caches
  - (iii) it enables building bigger first level caches than physically indexed and physically tagged caches
  - (iv) it removes the address translation through the TLB out of the critical path of the cache access

| Na | ame:GT N                                                                                                        | umber:                   |       |      |    |    |
|----|-----------------------------------------------------------------------------------------------------------------|--------------------------|-------|------|----|----|
| g) | (2 points)Page coloring is a (circle t                                                                          | the correct choice)      |       |      |    |    |
|    | (i) type of page replacement algorithm                                                                          |                          |       |      |    |    |
|    | (ii) technique for increasing the hit ra                                                                        | ate of the first level o | cache | :    |    |    |
|    | (iii) technique to allow the hardware to level cache                                                            | o increase the size of t | he f  | irst |    |    |
|    | (iv) technique to reduce the TLB lookup                                                                         | time                     |       |      |    |    |
| h) | (5 points) Consider a <b>4-way set associat</b> • Total <b>data size</b> for the cache = <b>25</b>              |                          |       | c1   | c2 | с3 |
|    | • CPU generates 32-bit byte-addressa                                                                            | able memory addresses    |       |      |    |    |
|    | <ul> <li>Each memory word consists of 4 byte</li> <li>The cache block size is 64 bytes</li> </ul>               | ces                      |       |      |    |    |
|    | The cache has one valid bit per bl                                                                              | .ock                     |       | ·    |    |    |
|    | <ul> <li>The cache uses write-back policy v</li> <li>The cache protects the MOST RECENT<br/>replaced</li> </ul> |                          |       | ing  |    |    |
|    | Answer the following questions (you have credit):  (i) How many index bits are needed for t                     |                          |       |      |    |    |
|    |                                                                                                                 |                          |       |      |    |    |
|    | (ii) How many tag bits are needed in each                                                                       | th cache block?          |       |      |    |    |
|    | (iii) How many dirty bits are needed in                                                                         | each cache block?        |       |      |    |    |
|    | (iv) How much meta data is needed per ca                                                                        | ache block?              |       |      |    |    |
|    | (v)How much meta data is needed per cach                                                                        | ne line?                 |       |      |    |    |

| Name: GT Number: |
|------------------|
|------------------|

#### Input/Output and Disk

- 3. (15 points, 20 min)
- a) (2 points) Memory mapped I/O is a ... (circle the right choice)
  - (i) technique for interfacing slow speed devices to the CPU
  - (ii) technique for interfacing high speed devices to the CPU
  - (iii) technique that allows the CPU to use Load/Store instructions to access the device registers
  - (iv) technique that allows the CPU to quickly find the location of the handler code for a device
- b) (3 points) What is the role of the buffer in a DMA controller?



- c) (2 points) Zoned bit recording ... (circle the right choice)
  - (i) has the same number of sectors on all the tracks
  - (ii) has more sectors on the outer tracks compared to the inner tracks
  - (iii) has more sectors on the inner tracks compared to the outer tracks
  - (iv) has different number of sectors on different tracks of the same cylinder

| Na | ame:_           | GT Number:                                                                                                                                                                                                                                 |
|----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| d) | Given           | the following specification for a disk drive:  Average seek time = 8 ms  Rotational speed = 12000 RPM  Platters = 2  Surface per platter = 2  Tracks per surface = 1024  Sectors per track = 256  Recording density = 256 bytes per sector |
|    | (i) (1<br>disk? | l point)How much time is needed to get to a random sector on the                                                                                                                                                                           |
|    |                 | (1 point) How much time is needed to read one random sector from the when the head is already positioned on the desired sector?                                                                                                            |
|    |                 | (2 points) If the disk gets a request to read 6 random sectors, how total time will that request take to complete?                                                                                                                         |
|    |                 | (2 points) If the disk gets a request to read 6 consecutive sectors, ach total time will that request take to complete?                                                                                                                    |
|    | (v) (2          | 2 points) What is the transfer rate of the disk?                                                                                                                                                                                           |

| Name:        | GT Number: |  |
|--------------|------------|--|
| File Systems |            |  |

4. (20 points, 20 min) a)

Notes:

- Unix "touch <file>" command creates a zero byte new file or updates the timestamp of the named file
- Unix "ln <file1> <file2>" command creates a hard link
- Unix "ln -s <file1> <file2>" command creates a sym link
- Unix "rm <file>" removes the named file

(i) (8 points) In the following table, assume **none of the files exist to start with** in the current directory. Fill in the table. The reference count in the table pertains to the i-node that is affected by the command in that row. If a new i-node is created, show the old reference count for that i-node as 0.

| Command     | New i-node created | Reference count |     |
|-------------|--------------------|-----------------|-----|
|             | (yes/no)           | old             | new |
| touch f1    |                    |                 |     |
| touch f2    |                    |                 |     |
| ln -s f2 f3 |                    |                 |     |
| ln -s f1 f4 |                    |                 |     |
| ln -s f4 f5 |                    |                 |     |
| ln f4 f6    |                    |                 |     |
| rm f4       |                    |                 |     |
| rm f2       |                    |                 |     |

Use this area for rough work for this question.

(ii) (2 points) After all the above commands are executed which file names will result in successful access?

Name: GT Number:

b) (**NOTE Mi = 2^{20}**)

Given the following:

Size of index block = 256 bytes Size of Data block = 1024 bytes

Size of pointer = 8 bytes (to index or data blocks)

The i-node consists of

2 direct data block pointers,

- 1 single indirect pointer, and
- 1 double indirect pointer.

Note that the index blocks and data blocks are allocated on a need basis. An index block is used for the top-level i-node as well as for the index blocks that store pointers to other index blocks and data blocks (see Figure).



- i. (2 points) How many pointers does each index block contain?
- ii. (2 points) How many data blocks are used to store a 40 KiB file?
- iii. (2 points) How many index blocks (including the i-node for the file)
   are needed to store a 258 KiB file?

iv. (2 points) What is the largest file size that can be supported in this file system?

| Name: | GT Number: |
|-------|------------|
|-------|------------|

- c) (2 points) Multilevel indexed allocation results in (circle ONE choice that captures ALL the TRUE statements in the following list)
  - (i) External Fragmentation
  - (ii) Internal fragmentation
  - (iii) Ability to grow the file easily
  - (iv) Inefficiency for accessing small files
  - $(v) \{1 \text{ and } 2\}$
  - (vi) {2 and 3}
  - (vii) {2, 3, and 4}
  - (viii) None of the above

#### Parallel Systems

- 5. (20 points, 20 mins)
- a) (2 points) Deadlock (circle the right choice)
  - (i) Is a condition where threads are not using mutex locks
  - (ii) Is a condition where all the locks variables are in use
  - (iii) A lock variable that is dead
  - (iv) Is a condition where one or more threads are waiting for an event that will never happen
- b) (2 points) User level threads with process level scheduling ... (circle the right choice)
  - (i) Can take advantage of the hardware concurrency available in multiprocessor
  - (ii) Is impossible to implement on a true multiprocessor
  - (iii) Will have no performance advantage on a multiprocessor compared to a uniprocessor

| Name:GI Number:                                                                                                                                                                                                                          |        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| b) Given the following code:                                                                                                                                                                                                             |        |
| #define BUSY 1 #define NOT_BUSY 0 int res_state = NOT_BUSY; /* init */ mutex_t cs_mutex; cond_var_t res_not_busy;                                                                                                                        |        |
| <pre>// A thread calls this function to acquire access to a shared resource acquire_shared_resource() {     thread_mutex_lock(cs_mutex); /* function provided by the OS */         L1: while (res_state == BUSY)</pre>                   |        |
| // A thread calls this function to release access to a shared resource release_shared_resource() {     thread_mutex_lock(cs_mutex);     res_state = NOT_BUSY;     thread_cond_signal(res_not_buys);     thread_mutex_unlock(cs_mutex); } |        |
| (i) (3 points) In the statement labeled L1, why do we need a "while" l                                                                                                                                                                   | loop?  |
| (ii) (2 points) If a thread is at label L2 (i.e., fallen through the w loop) what are the invariants?                                                                                                                                    | while  |
| (iii) (2 points) Who ensures that the invariants are satisfied when a is at label L2?                                                                                                                                                    | thread |

| Name: GT Number: |  |
|------------------|--|
|------------------|--|

c) (4 points) In the following code, buflock, bufavail, and frame\_buf are shared variables. Each of the functions (digitizer and tracker) are executed by two distinct threads. What is the problem (if any) with the following code?

```
digitizer()
                                             tracker()
 image_type dig_image;
                                              image_type track_image;
int tail = 0;
                                              int head = 0;
 loop {
                                              loop {
  grab(dig_image);
                                               thread_mutex_lock(buflock);
  thread_mutex_lock(buflock);
                                                while (bufavail == MAX) do nothing;
   while (bufavail == 0) do nothing;
                                               thread_mutex_unlock(buflock);
                                               track_image = frame_buf[head mod
  thread_mutex_unlock(buflock);
  frame_buf[tail mod MAX] =
                                                                       MAX];
                dig_image;
                                               head = head + 1;
  tail = tail + 1;
                                               thread_mutex_lock(buflock);
  thread mutex lock(buflock);
                                                bufavail = bufavail + 1;
   bufavail = bufavail - 1;
                                               thread_mutex_unlock(buflock);
  thread_mutex_unlock(buflock);
                                               analyze(track_image);
}
                                             }
```

d) (3 points) Pictorially show the memory footprint of a multithreaded process.

| Name: | GT Number: |
|-------|------------|
|       |            |

e) (2 points) Shown below is code for implementing mutual exclusion lock.

If you have only atomic read and write instructions, will the above code work for implementing mutual exclusion lock? If not, why not?

#### Networking

- 6. (20 points, 20 min)
- a) (2 points) In stop-and-wait protocol, what are the fundamental assumptions that make it possible to use a 1-bit sequence number?

- b) (2 points) The sequence number in a packet ... (circle the right choice)
  - (i) Gives the destination address
  - (ii) Is needed for message reconstruction at the destination
  - (iii) Assures the integrity of the packet
  - (iv) Is computed using cyclic redundancy check (CRC) algorithm
  - (v) Is the same for every packet in a given message

| Na | ame                                     | e:     |       |        |       |        | G      | T Nu   | ımbe | r:                                                |
|----|-----------------------------------------|--------|-------|--------|-------|--------|--------|--------|------|---------------------------------------------------|
| c) | (2)                                     | points | s) In | the s  | lidin | g wind | low pr | otoco] | L,   |                                                   |
|    | (i)                                     | when   | is th | ne win | dow s | ize de | creas  | ed?    |      |                                                   |
|    |                                         |        |       |        |       |        |        |        |      |                                                   |
|    | (ii) when is the window size increased? |        |       |        |       |        |        |        |      |                                                   |
|    |                                         |        |       |        |       |        |        |        |      |                                                   |
| d) |                                         |        |       |        |       |        |        |        |      | g packet with Manchester represent time per bit): |
|    |                                         | 0      | 0     | 1      | 0     | 1      | 1      | 0      | 1    |                                                   |
|    |                                         |        |       | 1      |       |        |        |        |      |                                                   |

- e) (2 points) Token ring ... (circle the correct choice)
  - (i) Is as collision prone as Ethernet
  - (ii) Uses IP addresses
  - (iii) Results in better throughput under high load compared to Ethernet
  - (iv) Results in less average latency per transmission compared to Ethernet

| Name: GT Number: |
|------------------|
|------------------|

f) (2 points) How many IP networks in the following figure?



g) (3 points)

Given the following:

Message size = 10,000 bits Bandwidth on the wire = 100,000 bits/sec

Time of flight = 10 msecs Sender overhead = 1 ms Receiver overhead = 1 ms

Compute the throughput.

| Name:                              | GT Number:    | _ |
|------------------------------------|---------------|---|
| h) (3 points) Given the following: |               |   |
| Message size                       | = 90,000 bits |   |

Header size per packet = 1000 bits Packet size = 10,000 bits

Bandwidth on the wire = 400,000 bits/sec

Time of flight = 2 secs

Window size = 10

Sender overhead = 0

Sender overhead = 0Receiver overhead = 0

Size of ACK message = negligible (take it as 0)

Assuming a 10% packet loss on DATA packets (no loss on ACK packets), how many total DATA packets are transmitted by the sender to accomplish the above message delivery?