

# 48-Channel PWM Constant Current LED Driver for 1:32 Time-Multiplexing Applications

#### **Features**

- 3V-5.5V supply voltage
- 48 constant current output channels
- Constant output current range:
  - 0.5~20mA @ 5V supply voltage
  - 0.5~10mA @ 3.3V supply voltage
- Excellent output current accuracy:

Between channels:: <±2.5%(Max.)

Between ICs: <±3%(Max.)

- Built-in 48K-bit SRAM to support time-multiplexing for 1 ~ 32 scans
- Flexible PWM control to improve visual refresh rate,
  - -16/15/14/13 bit grayscale mode with programmable scrambling
- Global current gain control:
  - Gain range: 100%~200%, step increment: 14.3%
- 128 steps R/G/B/ individual current gain control
- Integrating ghost elimination circuit
- Premium low grayscale improvement technique
- LED failure isolation
  - LED failure induced cross elimination
- LED status monitoring:
  - LED open detection with programmable threshold levels
  - LED short detection with programmable threshold levels
- Smart power saving mode
- DCLK double edge (rising & falling edge) triggered to improve data transmit capacity
- GCLK multiplier technology
- Maximum DCLK frequency: 30MHz @VDD=5V
- Package MSL Level: 3

### **Product Description**

MBI5353 is designed for LED video applications using internal Pulse Width Modulation (PWM) control with selectable 16 /15 /14 / 13-bit color depth. MBI5353 features a 48-bit shift register which converts serial input data into each pixel's gray scale of the output port. The forty-eight regulated current ports are designed to provide uniform and constant current sinks for driving LEDs with a wide range of V<sub>F</sub> variations. The output current can be preset through an external resistor. The innovative architecture with embedded SRAM is designed to support up to 1:32 time-multiplexing applications. Users only need to send the whole frame data once and to store in the embedded SRAM of the LED driver, instead of sending every time when the scan line is changed. It helps to save the data bandwidth and to achieve high grayscale with very low data clock rate. With scan-type Scrambled-PWM (S-PWM) technology, MBI5353 enhances PWM by scrambling the "on" time of each scan line into several "on" periods and sequentially drives each scan line for a short "on" period. The enhancement equivalently increases the visual refresh



rate of scan-type LED displays. In addition, the innovative GCLK multiplier technique doubles visual refresh rate.

MBI5353 drives the corresponding LEDs to the brightness specified by image data. With MBI5353, all output channels can be built with 16-bit color depth (65,536 gray scales). When building a 16-bit color depth video, S-PWM technology reduces the flickers and improves the image fidelity.

Through compulsory error detection, MBI5353 detects individual LED for open-circuit errors without extra components. MBI5353 equips an innovative cross elimination function, and it solves the cross phenomenon induced by failure LEDs. Besides, integrated ghost elimination circuit eases the ghost problems. To further reduce power consumption of LED display, a built-in smart power saving mode will shut driver IC down when grayscale data is zero.

### **Block Diagram**



### **Pin Configuration**



### **Terminal Description**

| Pin Name     | Pin Number                                                           | Function                                                                                                                                                         |
|--------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD          | 43                                                                   | 3.3V/5V supply voltage terminal                                                                                                                                  |
| GNDB         | Thermal Pad                                                          | Ground terminal for control logic and current sink                                                                                                               |
| SDI          | 26                                                                   | Serial-data input to the shift register                                                                                                                          |
| DCLK         | 28                                                                   | Clock input terminal used to shift data on rising or falling edge and carries command information when LE is asserted                                            |
| LE           | 27                                                                   | Data strobe terminal and controlling command with DCLK                                                                                                           |
| GCLK         | 29                                                                   | Gray scale clock terminal Clock input for gray scale. The gray scale display is counted by gray scale clock compared with input data.                            |
| SDO          | 42                                                                   | Serial-data output to the receiver-end SDI of next LED driver                                                                                                    |
| REXT         | 1                                                                    | Input terminal used to connect an external resistor for setting up output current for all output channels                                                        |
| REXTGND      | 56                                                                   | Ground pin for the external resistor. This pin should be connected to analog ground trace which is connected to power ground near the common GND point of board. |
| OUTRO-OUTR15 | 2, 5, 8, 11, 14,<br>17, 20, 23, 30,<br>33, 36, 39, 44,<br>47, 50, 53 | Constant current output terminals for RLED                                                                                                                       |
| OUTGO-OUTG15 | 3, 6, 9, 12, 15,<br>18, 21, 24, 31,<br>34, 37, 40, 45,<br>48, 51, 54 | Constant current output terminals for GLED                                                                                                                       |
| OUTGO-OUTB15 | 4, 7, 10, 13,<br>16,19, 22, 25,<br>32, 35, 38, 41,<br>46, 49, 52, 55 | Constant current output terminals for BLED                                                                                                                       |

# **Equivalent Circuits of Inputs and Outputs**

**GCLK, DCLK, SDI terminal** 



**LE Terminal** 



#### **SDO Terminal**



### **Maximum Rating**

| Character                                     | istic                                              | Symbol               | Rating                    | Unit |
|-----------------------------------------------|----------------------------------------------------|----------------------|---------------------------|------|
| Supply Voltage                                |                                                    | $V_{DD}$             | 0~5.5                     | V    |
| Input Pin Voltage (SDI, DCLK                  | , GCLK, LE)                                        | V <sub>IN</sub>      | -0.4~V <sub>DD</sub> +0.4 | V    |
| Sustaining Voltage at OUT Po                  | ort                                                | V <sub>DS</sub>      | -0.5~17                   | V    |
| Output Current                                |                                                    | I <sub>OUT</sub>     | +22                       | mA   |
| GND Terminal Current                          |                                                    | I <sub>GND</sub>     | 1100                      | mA   |
| Power Dissipation (On 4 Layer PCB, Ta=25°C)*  | GFN Type                                           | P <sub>D</sub>       | 3.45                      | W    |
| Thermal Resistance (On 4 Layer PCB, Ta=25°C)* | GFN Type                                           | R <sub>th(j-a)</sub> | 29                        | °C/W |
| Junction Temperature                          |                                                    | $T_{j,max}$          | 150**                     | °C   |
| Operating Ambient Temperatu                   | ıre                                                | T <sub>opr</sub>     | -40~+85                   | °C   |
| Storage Temperature                           |                                                    | T <sub>stg</sub>     | -55~+150                  | °C   |
| Me<br>Bo                                      | M (MIL-STD-883G<br>ethod 3015.7, Human<br>dy Mode) | НВМ                  | Class 3B<br>(8KV)         | -    |
| EI                                            | M (JEDEC<br>A/JESD22-A115,<br>achine Mode)         | ММ                   | Class M4<br>(450V)        | -    |

<sup>\*</sup>The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51.

Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. User should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability.

<sup>\*\*</sup> Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested junction temperature of the device is under 125°C.

# Electrical Characteristics (V<sub>DD</sub>=5.0V, Ta=25°C)

| С                      | Characteristics           |                         |                                                        | Cond                                                                                                                                      | Min.                         | Тур.                 | Max. | Unit           |       |                |  |                |  |   |   |      |   |
|------------------------|---------------------------|-------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|------|----------------|-------|----------------|--|----------------|--|---|---|------|---|
| Supply Vo              | oltage                    |                         | $V_{DD}$                                               | -                                                                                                                                         | 4.5                          | 5.0                  | 5.5  | V              |       |                |  |                |  |   |   |      |   |
| Sustaining             | g Voltage at              | OUT Ports               | $V_{DS}$                                               | OUTRO ~ OUTB15                                                                                                                            |                              | OUTRO ~ OUTB15       |      | OUTRO ~ OUTB15 |       | OUTRO ~ OUTB15 |  | OUTRO ~ OUTB15 |  | - | - | 17.0 | V |
|                        |                           | I <sub>OUT</sub>        | Refer to "Test Circ<br>Characteristics"                | 0.5                                                                                                                                       | -                            | 20                   | mA   |                |       |                |  |                |  |   |   |      |   |
| Output Cu              | urrent                    |                         | I <sub>OH</sub>                                        | SDO                                                                                                                                       | -                            | -                    | -1.0 | mA             |       |                |  |                |  |   |   |      |   |
|                        |                           |                         | I <sub>OL</sub>                                        | SDO                                                                                                                                       |                              | -                    | -    | 1.0            | mA    |                |  |                |  |   |   |      |   |
| 1 ( ) / - 1(           |                           | "H" level               | V <sub>IH</sub>                                        | Ta=-40~85°C                                                                                                                               |                              | $0.7xV_{DD}$         | -    | $V_{DD}$       | V     |                |  |                |  |   |   |      |   |
| Input Volt             | age                       | "L" level               | V <sub>IL</sub>                                        | Ta=-40~85°C                                                                                                                               |                              | GND                  | -    | $0.3xV_{DD}$   | V     |                |  |                |  |   |   |      |   |
| Output Le              | akage Curr                | ent                     | I <sub>OH</sub>                                        | V <sub>DS</sub> =17.0V                                                                                                                    |                              | -                    | -    | 0.5            | μA    |                |  |                |  |   |   |      |   |
| 0 1 111                | 1,                        | 000                     | V <sub>OH</sub>                                        | I <sub>OH</sub> =-1.0mA                                                                                                                   |                              | V <sub>DD</sub> -0.4 | -    | -              | V     |                |  |                |  |   |   |      |   |
| Output Vo              | oitage                    | SDO                     | V <sub>OL</sub>                                        | I <sub>OL</sub> =+1.0mA                                                                                                                   |                              | -                    | -    | 0.4            | V     |                |  |                |  |   |   |      |   |
| Current S              | kew (Chanr                | nel)                    | dl <sub>OUT1</sub>                                     | I <sub>OUT</sub> =1mA<br>V <sub>DS</sub> =1.0V                                                                                            | R <sub>ext</sub> =14kΩ       | -                    | ±1.5 | ±2.5           | %     |                |  |                |  |   |   |      |   |
| Current S              | kew (IC)                  |                         | dl <sub>OUT2</sub>                                     | $I_{OUT}$ =1mA<br>$V_{DS}$ =1.0V                                                                                                          | $R_{ext}=14k\Omega$          | -                    | ±1.5 | ±3.0           | %     |                |  |                |  |   |   |      |   |
|                        | ltage Regu                | lation*                 | %/dV <sub>DS</sub>                                     | $V_{DS}$ within 1.0V an $R_{ext}$ =1.4K $\Omega$ @10m.                                                                                    | -                            | ±0.1                 | ±0.3 | % / V          |       |                |  |                |  |   |   |      |   |
| Output Cu<br>Supply Vo | urrent vs.<br>oltage Regu | lation*                 | %/dV <sub>DD</sub>                                     | $V_{DD}$ within 4.5V and $R_{ext}$ =1.4K $\Omega$ @10m.                                                                                   |                              | -                    | ±1.0 | ±2.0           | % / V |                |  |                |  |   |   |      |   |
| LED Oper               | n Detection               | Threshold               | $V_{\text{OD,TH}}$                                     | -                                                                                                                                         |                              | -                    | 0.5  | -              | V     |                |  |                |  |   |   |      |   |
| LED Shor               | t Detection               | Threshold               | $V_{\text{SD,TH}}$                                     | -                                                                                                                                         |                              | 2.4                  | -    | V              |       |                |  |                |  |   |   |      |   |
| R <sub>EXT</sub> short | Detection                 | Threshold               | V <sub>reshort</sub>                                   | VREXT < 0.25V, Cha                                                                                                                        | nnel=OFF                     |                      |      |                | V     |                |  |                |  |   |   |      |   |
| Pull-down              | Resistor                  |                         | R <sub>IN</sub> (down)                                 | LE                                                                                                                                        |                              | 250                  | 450  | 800            | ΚΩ    |                |  |                |  |   |   |      |   |
|                        |                           |                         | I <sub>DD</sub> (off) 1                                | R <sub>ext</sub> =open OUTR0 ~ OUTB15 ICG & GCG are s                                                                                     | =Off;<br>et to default value | -                    | 6.5  | -              |       |                |  |                |  |   |   |      |   |
|                        | (SDI=DC                   | Off"<br>LK=GCLK<br>Hz)  | I <sub>DD</sub> (off) 2                                | $R_{\text{ext}}$ =2.65 K $\Omega$ ,<br>$\overline{\text{OUTR0}} \sim \overline{\text{OUTB15}}$ :<br>ICG & GCG are s                       | =Off;<br>et to default value | 1                    | 10   | -              |       |                |  |                |  |   |   |      |   |
| Supply<br>Current      |                           | I <sub>DD</sub> (off) 3 | $R_{ext}$ =890 KΩ,<br>OUTR0 ~ OUTB15 = ICG & GCG are s | =Off;<br>et to default value                                                                                                              | ,                            | 15                   | -    | mA             |       |                |  |                |  |   |   |      |   |
|                        |                           | On"<br>5MHz             | I <sub>DD</sub> (on) 1                                 | $R_{\text{ext}}$ =2.65 K $\Omega$ ,<br>$\overline{\text{OUTR0}} \sim \overline{\text{OUTB15}}$ =On;<br>ICG & GCG are set to default value |                              | -                    | 10   | -              |       |                |  |                |  |   |   |      |   |
|                        | DCLK=                     | 2.5MHz,<br>:20MHz)      | I <sub>DD</sub> (on) 2                                 | R <sub>ext</sub> =890 KΩ,<br>OUTRO ~ OUTB15:<br>ICG & GCG are s                                                                           | =On;<br>et to default value  | -                    | 15   | -              |       |                |  |                |  |   |   |      |   |

<sup>\*</sup> One channel on.

<sup>\*\*</sup> ICG: Individual Current Gain, please refer to R/G/B individual configuration register 1[8:2]

<sup>\*\*\*</sup> GCG: Global Current Gain, please refer to global configuration register 2[A:6]

# Electrical Characteristics (V<sub>DD</sub>=3.3V, Ta=25°C)

| C                                             | haracterist                                                                                       | tics              | Symbol                         | Cond                                                                                                    | Min.                   | Тур.                 | Max. | Unit         |       |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------|--------------------------------|---------------------------------------------------------------------------------------------------------|------------------------|----------------------|------|--------------|-------|
| Supply Vo                                     | oltage                                                                                            |                   | $V_{DD}$                       | -                                                                                                       | 3.0                    | 3.3                  | 3.6  | V            |       |
| Sustaining                                    | g Voltage at                                                                                      | OUT Ports         | V <sub>DS</sub> OUTRO ~ OUTB15 |                                                                                                         |                        | -                    | -    | 17.0         | V     |
|                                               |                                                                                                   |                   |                                | Refer to "Test Circ Characteristics"                                                                    | 0.5                    | -                    | 20   | Ма           |       |
| Output Current                                |                                                                                                   | I <sub>OH</sub>   | SDO                            | -                                                                                                       | -                      | -1.0                 | Ма   |              |       |
|                                               |                                                                                                   |                   | I <sub>OL</sub>                | SDO                                                                                                     |                        | -                    | -    | 1.0          | mA    |
| loout \/alt                                   | 0.70                                                                                              | "H" level         | V <sub>IH</sub>                | Ta=-40~85°C                                                                                             |                        | $0.7xV_{DD}$         | -    | $V_{DD}$     | V     |
| Input Volt                                    | age                                                                                               | "L" level         | V <sub>IL</sub>                | Ta=-40~85°C                                                                                             |                        | GND                  | -    | $0.3xV_{DD}$ | V     |
| Output Le                                     | akage Curr                                                                                        | ent               | I <sub>OH</sub>                | V <sub>DS</sub> =17.0V                                                                                  |                        | -                    | -    | 0.5          | Ма    |
| 0                                             | .                                                                                                 | 000               | V <sub>OH</sub>                | I <sub>OH</sub> =-1.0mA                                                                                 |                        | V <sub>DD</sub> -0.4 | -    | -            | V     |
| Output Vo                                     | oitage                                                                                            | SDO               | V <sub>OL</sub>                | I <sub>OL</sub> =+1.0mA                                                                                 |                        | -                    | -    | 0.4          | V     |
| Current S                                     | kew (Chanr                                                                                        | nel)              | dl <sub>OUT1</sub>             | I <sub>OUT</sub> =1mA<br>V <sub>DS</sub> =1.0V                                                          | R <sub>ext</sub> =14kΩ | -                    | ±1.5 | ±2.5         | %     |
| Current S                                     | kew (IC)                                                                                          |                   | dl <sub>OUT2</sub>             | I <sub>OUT</sub> =1mA<br>V <sub>DS</sub> =1.0V                                                          | R <sub>ext</sub> =14kΩ |                      | ±1.5 | ±3.0         | %     |
| Output Current vs. Output Voltage Regulation* |                                                                                                   |                   | %/dV <sub>DS</sub>             | V <sub>DS</sub> within 1.0V an R <sub>ext</sub> =1.4KΩ@10m <sub>e</sub>                                 | -                      | ±0.1                 | ±0.3 | % / V        |       |
| Output Current vs. Supply Voltage Regulation* |                                                                                                   |                   | %/dV <sub>DD</sub>             | V <sub>DD</sub> within 4.5V an R <sub>ext</sub> =1.4KΩ@10m                                              |                        | -                    | ±1.0 | ±2.0         | % / V |
| LED Oper                                      | n Detection                                                                                       | Threshold         | $V_{\text{OD,TH}}$             | V <sub>OD,TH</sub> is programr<br>0.5V/1.0V/1.5V/2.0                                                    | nable as<br>)V         |                      | 0.5  | -            | ٧     |
| LED Shor                                      | t Detection                                                                                       | Threshold         | $V_{\text{SD,TH}}$             | V <sub>OS,TH</sub> is programr<br>2.4V/3.0V/4.0V/4.4                                                    | -                      | 2.4                  | -    | V            |       |
| R <sub>EXT</sub> short                        | t Detection                                                                                       | Threshold         | V <sub>reshort</sub>           | VREXT < 0.25V, Cha                                                                                      |                        |                      |      | V            |       |
| Pull-down                                     | Resistor                                                                                          |                   | R <sub>IN</sub> (down)         | LE                                                                                                      |                        | 250                  | 450  | 800          | ΚΩ    |
|                                               |                                                                                                   |                   | I <sub>DD</sub> (off) 1        | R <sub>ext</sub> =open OUTR0 ~ OUTB15 ICG & GCG are s                                                   |                        | 1                    | 6.5  | -            |       |
|                                               | "Off"<br>(SDI=DCLK=GCLK<br>=0Hz)                                                                  |                   | I <sub>DD</sub> (off) 2        | $R_{\text{ext}}$ =2.65 K $\Omega$ ,<br>$OUTRO \sim OUTB15$<br>ICG & GCG are s                           | -                      | 10                   | -    |              |       |
| Supply<br>Current                             |                                                                                                   |                   | I <sub>DD</sub> (off) 3        | $R_{\text{ext}}$ =890 KΩ,<br>$\overline{\text{OUTR0}} \sim \overline{\text{OUTB15}}$<br>ICG & GCG are s | 1                      | 15                   | -    | mA           |       |
|                                               | "On" $I_{DD}(on)$ 1 $R_{ext}=2.65$ KΩ, $OUTR0 \sim OUTB15 = On;$ ICG & GCG are set to default val |                   |                                |                                                                                                         |                        | 1                    | 10   | -            |       |
|                                               | DCLK=                                                                                             | 2.5MHz,<br>20MHz) | I <sub>DD</sub> (on) 2         | R <sub>ext</sub> =890 KΩ,<br>OUTRO ~ OUTB15 =<br>ICG & GCG are s                                        | =On;                   | -                    | 15   | -            |       |

<sup>\*</sup>One channel on.

<sup>\*\*</sup> ICG: Individual Current Gain, please refer to R/G/B individual configuration register 1[8:2]
\*\*\* GCG: Global Current Gain, please refer to global configuration register 2[A:6]

### **Test Circuit for Electrical Characteristics**



Switching Characteristics (V<sub>DD</sub>=5.0V, Ta=25°C)

| Characteristics                              |                    | Symbol                   | Condition                                           | Min. | Тур. | Max. | Unit |
|----------------------------------------------|--------------------|--------------------------|-----------------------------------------------------|------|------|------|------|
|                                              | SDI - DCLK↑        | t <sub>SU0</sub>         |                                                     | 7    | -    | -    | ns   |
|                                              | LE↑ – DCLK↑        | t <sub>SU1</sub>         | -                                                   | 10   | -    | -    | ns   |
| Setup Time                                   | LE↓(vsync) – GCLK  | t <sub>SU2</sub>         | -                                                   | 1200 |      |      | ns   |
|                                              | LE↓ – DCLK↑        | t <sub>su3</sub> ***     | -                                                   | 50   |      |      | ns   |
|                                              | DCLK↑ - SDI        | t <sub>HO</sub>          | -                                                   | 6    | -    | -    | ns   |
| Hold Time                                    | DCLK↑ - LE         | t <sub>H1</sub>          | -                                                   | 8    | -    | -    | ns   |
|                                              | GCLK – LE↓(vsync)  | t <sub>H2</sub>          | $V_{DD}$ =5.0V<br>$V_{IH}$ = $V_{DD}$               | 300  |      |      | ns   |
|                                              | DCLK - SDO         | t <sub>PD0</sub>         | $V_{IL}$ =GND $R_{ext}$ =880 $\Omega$               | -    | 25   | 28   | ns   |
| Propagation Delay<br>Time                    | GCLK -/OUT2n*      | t <sub>PD1</sub>         | $V_{DS}=1.0V$                                       | -    | 35   | -    | ns   |
|                                              | LE – SDO           | t <sub>PD2</sub> ***     | $R_L=300\Omega$<br>$C_L=10pF$                       | -    | 30   | 40   | ns   |
| Pulse Width                                  | LE                 | t <sub>w(LE)</sub>       | C <sub>1</sub> =100nF                               | 15   |      |      | ns   |
| Command to commar                            | nd                 | tcc                      | $C_2=10\mu F$<br>$C_{SDO}=10pF$                     | 50   | -    | -    | ns   |
| Data Clock Frequency                         | у                  | F <sub>DCLK</sub>        | V <sub>LED</sub> =4V<br>ICG(Dec)=127<br>GCG (Dec)=8 | -    | -    | 15   | MHz  |
| Gray Scale Clock Fre                         | quency****         | F <sub>GCLK</sub>        |                                                     | -    | -    | 33   | MHz  |
| Gray Scale Clock Fre<br>(when GCLK multiplie |                    | F <sub>GCLK</sub>        | *IOUT=10mA                                          | -    | -    | 16.6 | MHz  |
| Min Clock(GCLK) pul:                         | se width****       | t <sub>W(GCLK)</sub>     | 1                                                   | 12   | -    | -    | ns   |
| Min Clock(DCLK) puls                         | se width*****      | t <sub>W(DCLK)</sub>     | 1                                                   | 24   |      |      | ns   |
| Ratio of (GCLK freq)/                        | (DCLK freq)        | R <sub>(GCLK/DCLK)</sub> |                                                     | 40   | -    | -    | %    |
| Compulsory error dete                        | t <sub>ERR-C</sub> |                          | 700                                                 | -    | -    | ns   |      |
| Output Rise Time of C                        | t <sub>OR</sub>    | 1                        |                                                     | 15   | 25   | ns   |      |
| Output Fall Time of O                        | t <sub>OF</sub>    | 1                        |                                                     | 15   | 25   | ns   |      |
| Dead time                                    | ·                  | tdth                     |                                                     | 300  |      |      | ns   |
| Dead time Low state                          |                    | tdtl                     |                                                     | 1200 |      |      | ns   |

<sup>\*</sup>Output waveforms have good uniformity among channels.

<sup>\*\*</sup> Refer to the Timing Waveform, where n=0, 1, 2, 3, 4, 5, 6, 7

<sup>\*\*\*</sup>In timing of "configuration read", the next DCLK rising edge should be t<sub>PD2</sub> after LE's falling edge.

<sup>\*\*\*\*</sup>Users have to leave more time than the maximum error detection time for the error detection.

<sup>\*\*\*\*\*</sup>The Gray Scale Clock period must be 50% duty cycle when the function of GCLK multiplier is enabled.

<sup>\*\*\*\*\*</sup>The DCLK Clock period must be 50% duty cycle.

Switching Characteristics (V<sub>DD</sub>=3.3V, Ta=25°C)

| Characteristics                            |                            | Symbol                   | Condition                                              | Min. | Тур. | Max. | Unit |
|--------------------------------------------|----------------------------|--------------------------|--------------------------------------------------------|------|------|------|------|
|                                            | SDI - DCLK↑                | t <sub>SU0</sub>         |                                                        | 9    | -    | -    | ns   |
|                                            | LE – DCLK↑                 | t <sub>SU1</sub>         |                                                        | 12   | -    | -    | ns   |
| Setup Time                                 | LE↓(vsync/swrst) –<br>GCLK | t <sub>SU2</sub>         |                                                        | 1200 |      |      | ns   |
|                                            | LE↓ – DCLK↑                | t <sub>su3</sub> ***     |                                                        | 52   |      |      | ns   |
|                                            | DCLK↑ - SDI                | t <sub>H0</sub>          |                                                        | 8    | -    | -    | ns   |
| Hold Time                                  | DCLK↑ - LE                 | t <sub>H1</sub>          | ]                                                      | 10   | -    | -    | ns   |
|                                            | GCLK –<br>LE↓(vsync/swrst) | t <sub>H2</sub>          | $V_{DD}$ =3.3V<br>$V_{IH}$ = $V_{DD}$<br>$V_{IL}$ =GND | 300  |      |      | ns   |
|                                            | DCLK - SDO                 | t <sub>PD0</sub>         | $R_{\text{ext}} = 880\Omega$                           | -    | 30   | 33   | ns   |
| Propagation Delay<br>Time                  | GCLK -/OUT2n*              | t <sub>PD1</sub>         | $V_{DS}=1.0V$ $R_L=300\Omega$                          | -    | 45   | -    | ns   |
|                                            | LE – SDO                   | t <sub>PD2</sub> ***     | C <sub>L</sub> =10pF                                   | -    | 40   | 50   | ns   |
| Pulse Width                                | LE                         | t <sub>w(LE)</sub>       | C <sub>1</sub> =100nF<br>C <sub>2</sub> =10µF          | 16   |      |      | ns   |
| Command to commar                          | nd                         | tcc                      | C <sub>SDO</sub> =10pF                                 | 52   | -    | -    | ns   |
| Data Clock Frequency                       | /                          | F <sub>DCLK</sub>        | V <sub>LED</sub> =4V<br>ICG(Dec)=127                   | -    | -    | 12.5 | MHz  |
| Gray Scale Clock Fred                      | quency****                 | F <sub>GCLK</sub>        | GCG (Dec)=8                                            | -    | -    | 20   | MHz  |
| Gray Scale Clock Free (when GCLK multiplie | •                          | F <sub>GCLK</sub>        | *IOUT=10mA                                             | -    | -    | 10   | MHz  |
| Min Clock(GCLK) puls                       | se width****               | tw(GCLK)                 |                                                        | 13   |      |      | ns   |
| Min Clock(DCLK) puls                       | se width*****              | tw(DCLK)                 |                                                        | 26   |      |      |      |
| Ratio of (GCLK freq)/(                     | DCLK freq)                 | R <sub>(GCLK/DCLK)</sub> | ]                                                      | 40   |      | -    | %    |
| Compulsory error dete                      | t <sub>ERR-C</sub>         |                          | 700                                                    | -    | -    | ns   |      |
| Output Rise Time of C                      | t <sub>OR</sub>            | ]                        |                                                        | 25   | 35   | ns   |      |
| Output Fall Time of O                      | utput Ports(OUT-R)         | t <sub>OF</sub>          |                                                        |      | 25   | 35   | ns   |
| Dead time                                  | Tdth                       |                          | 300                                                    |      |      | ns   |      |
| Dead time (Low state)                      |                            | tdtl                     |                                                        | 1200 |      |      | ns   |

<sup>\*</sup>Output waveforms have good uniformity among channels

<sup>\*\*</sup> Refer to the Timing Waveform, where n=0, 1, 2, 3, 4, 5, 6, 7

<sup>\*\*\*</sup>In timing of "configuration read", the next DCLK rising edge should be t<sub>PD2</sub> after LE's falling edge.

<sup>\*\*\*\*</sup>Users have to leave more time than the maximum error detection time for the error detection.

<sup>\*\*\*\*\*</sup>The Gray Scale Clock period must 50% duty cycle when the function of GCLK multiplier is enabled.

<sup>\*\*\*\*\*</sup>The DCLK Clock period must be 50% duty cycle.

### **Test Circuit for Switching Characteristics**



### **Timing Waveform**

(1)

(Note: The figure means that DCLK can be a rising or falling level edge start point)



(2) DCLK  $t_{w\,(DCLK)}$ LE  $t_{SU0}|t_{H0}|$ SDI  $t_{PD0}$ SDO

**GCLK**  $t_{\text{PD1}}$ OUT

(4) GCLK \_  $|\mathbf{t}_{\mathsf{H2}}|$  $t_{SU2}$ LE vsync or swrst

(5) tw (GCLK) **GCLK**  $t_{w\,(GCLK)}$ 1/F<sub>GCLK</sub> 90% 10% **Output Ports**  $t_{\text{OF}}$  $t_{OR}$ 

(3)



DCLK X LE

DCLK LE Read Configuration  $t_{su3}$ 

(9)



(10)



### **Control Command**

|                                         | Signals | Combination                                                        | Description                                                                                                                      |
|-----------------------------------------|---------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Command Name                            | LE      | The Sum of DCLK Rising and Falling Edge Number when LE is asserted | The Action after a Falling Edge of LE                                                                                            |
| stop compulsory error detection         | High    | 1                                                                  | Stop compulsory error detection.                                                                                                 |
| Individual Latch                        | High    | 1                                                                  | Serial data are transferred to the buffers                                                                                       |
| Vertical Sync                           | High    | 2 or 3                                                             | Display frame will be updated                                                                                                    |
| Write Configuration*                    | High    | 4                                                                  | Serial data are transferred to the<br>"configuration register"                                                                   |
| Read global configuration               | High    | 5                                                                  | Serial data are transferred from the "global configuration register"                                                             |
| Read R configuration reg                | High    | 6                                                                  | Serial data are transferred from the "R configuration reg"                                                                       |
| Read G configuration reg                | High    | 7                                                                  | Serial data are transferred from the "G configuration reg"                                                                       |
| Read B configuration reg                | High    | 8                                                                  | Serial data are transferred from the "B configuration reg"                                                                       |
| Compulsory error detection(open error)  | High    | 9                                                                  | Start compulsory error detection(open error detection)                                                                           |
| Software reset                          | High    | 10                                                                 | Reset all the digital part (not including configure registers)                                                                   |
| Enable all outputs*                     | High    | 11                                                                 | All 16 channel turn-on                                                                                                           |
| Disable all outputs*                    | High    | 12                                                                 | All 16 channel turn-off                                                                                                          |
| Compulsory error detection(short error) | High    | 13                                                                 | Start compulsory error detection(short error detection)                                                                          |
| Confirm command                         | High    | 14                                                                 | Confirm command needs to be sent before<br>"write configure, enable all outputs, disable<br>all outputs and test mode" commands. |

<sup>\*</sup>Those commands can only be activated after Confirm command; otherwise, they will be invalid.

#### **Waveform of Commands**

The following figures show the waveforms of each command.

Note: for all following waveforms, "T" means a rising or falling edge number of DCLK

#### Commands which need no confirm-command ahead



#### Commands which need to have confirm-command ahead



#### **Initialization Sequence**

At initialization, users need to program the configuration register, if the default value of the register is not what they want. Then, the users need to send the gray scale data by the number of "Data Latch" commands (16 x number of scan lines), and then send one VSYNC command to start to display.

For the initial sequence, users should send VSYNC command after one frame "Data Latch" command as shown in the below waveform. The display data will not start until first VSYNC command is ready. The GCLK must be stopped before first VSYNC command is set



#### **VSYNC Command Operation**

"VSYNC" command is set when users want to update the image frame. Waveforms below derived how the VSYNC command updates the frame data.



T<sub>H2</sub> is generated of delta and gclk extend function.

#### **Data latch Command Operation**

"data latch" command can be set during dead-time(when changing scan line)



There are limitations for users to follow:

- a.) It is suggested for controller to keep one GCLK counter (from 0~1024), which will preset to 1024 at the falling edge of LE of VSYNC command and restart from 0 at next GCLK.
- b.) Since VSYNC is the LE clock domain, there is a timing limitation between LE and GCLK. The GCLK should stop before VSYNC command is sent. The setup and hold time between LE's falling edge and GCLK's rising edge must meet the T<sub>SU2</sub> and T<sub>H2</sub>, respectively (The period of T<sub>H2</sub> must greater than 300 ns and T<sub>SU2</sub> must greater than 1200ns).
- c.) The GCLK also needs to stop for dead time. The dead time is the time interval between scan lines, and is controlled by stopping GCLK. When VSYNC command is set, the frame will be updated. The scan line needs to be switched (by controller) from scan line k to scan line 0, too.
- d.) DCLK can either stop or not when there is no command.
- e.) The new data will be loaded to internal display buffer at VSYNC command. It will start to display after dead time is finished.

#### **Data Latch**



Data Latch command is used to latch the 48-bit shift register from SDI to internal SRAM buffer. When this command is received, the last 48 bits data before the falling edge of LE will be latched into SRAM, as shown in the above waveform, and MSB bit needs to be sent first.

### **Write Configuration**

"Write configuration" command is used to program the configuration register of MBI5353. The "Pre-Active" command must be sent in advance. When this command is received, the last 48 bits data before the falling edge of LE will be latched into configuration register, as shown in the above waveform, and MSB bit needs to be sent first.

Note: "T" means a rising or falling edge number of DCLK

#### Write global configuration register



#### Write red color configuration register



#### Write green color configuration register



#### Write blue color configuration register



#### **Read Configuration**

"Read configuration" command is used to read the configuration register of MBI5353. When this command is received, the 48-bit data of configuration register will be shifted out from SDO pin, as shown in the above waveform, and MSB bit will be shifted out first.

Note: "T" means a rising or falling edge number of DCLK

#### Read global configuration register



#### Read red configuration register



#### • Read green configuration register



#### • Read blue configuration register



#### **Compulsory LED open detection**



IC#n 48bits is { OUTR15 | OUTG15 | OUTB15 | OUTR14 | OUTG14 | OUTB14 | ..., OUTR0 | OUTG0 | OUTG0 |

#### **Compulsory LED short detection**



#### **Software reset Command Operation**



Software reset command makes MBI5353 go back to the initial state except configuration register value. After this command is received, the output channels will be turned off and will display again with last gray-scale value after new "VSYNC" command is received.

#### **Enable all outputs Command Operation**

This command can only be activated after Confirm command; otherwise, they will be invalid.



#### **Disable all outputs Command Operation**

This command can only be activated after Confirm command; otherwise, they will be invalid.



# **Definition of Global Configuration Register 1**

| MSB    |           |       |   |   |   |   |   |   |   |   |   |   | LSB |
|--------|-----------|-------|---|---|---|---|---|---|---|---|---|---|-----|
| D      | С         | В     | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| e.g. D | Default ' | Value |   |   |   |   |   |   |   |   |   |   |     |
| D      | С         | В     | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| 0      | 0         | 0     | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0   |

Default setting of configuration register is 16'h032B

| Bit | Attribute  | Definition                  | Value           | Function                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------|-----------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |            |                             | 00<br>(Default) | Grayscale PWM is 16bit mode, each PWM cycle is 65536 GCLKs                                                                                                                                                                                                                                                                                                |
|     |            |                             | 01              | Grayscale PWM is 15bit mode, each PWM cycle is 32768 GCLKs User should still send 16bit data with 1 bit 0 in LSB bits. Ex., {15'h1234, 1'h0}.                                                                                                                                                                                                             |
| D~C | Read/Write | Write Grayscale mode select | 10              | Grayscale PWM is 14bit mode, each PWM cycle is 16384 GCLKs User should still send 16bit data with 2 bit 0 in LSB bits. Ex., {14'h1234, 2'h0}.                                                                                                                                                                                                             |
|     |            |                             | 11              | Grayscale PWM is 13bit mode, each PWM cycle is 8192 GCLKs User should still send 16bit data with 3 bit 0 in LSB bits. Ex., {13'h1234, 3'h0}.                                                                                                                                                                                                              |
|     |            |                             | 00<br>(Default) | If grayscale PWM 16bit mode is asserted, PWM cycle is divided into 64 sections If grayscale PWM 15bit mode is asserted, PWM cycle is divided into 32 sections If grayscale PWM 14bit mode is asserted, PWM cycle is divided into 16 sections If grayscale PWM 13bit mode is asserted, PWM cycle is divided into 8 sections, each section has 1024 GCLKs.  |
|     |            |                             | 01              | If grayscale PWM 16bit mode is asserted, PWM cycle is divided into 128 sections If grayscale PWM 15bit mode is asserted, PWM cycle is divided into 64 sections If grayscale PWM 14bit mode is asserted, PWM cycle is divided into 32 sections If grayscale PWM 13bit mode is asserted, PWM cycle is divided into 16 sections, each section has 512 GCLKs. |
| B~A | Read/Write | S-PWM mode                  | 10              | If grayscale PWM 16bit mode is asserted,PWM cycle is divided into 256 sections If grayscale PWM 15bit mode is asserted,PWM cycle is divided into 128 sections If grayscale PWM 14bit mode is asserted,PWM cycle is divided into 64 sections If grayscale PWM 13bit mode is asserted,PWM cycle is divided into 32 sections, each section has 256 GCLKs.    |
|     |            |                             | 11              | If grayscale PWM 16bit mode is asserted,PWM cycle is divided into 512 sections If grayscale PWM 15bit mode is asserted,PWM cycle is divided into 256 sections If grayscale PWM 14bit mode is asserted,PWM cycle is divided into 128 sections If grayscale PWM 13bit mode is asserted,PWM cycle is divided into 64 sections, each section has 128 GCLKs.   |

|     |            |                         |                                                    |                                                                                                                                                                                                                                                                                             | 9 1 1                                                        |
|-----|------------|-------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| 9~5 | Read/Write | Number of scan<br>lines | 00000<br>00001<br>00010<br>00011<br>(Default)<br>~ | 00000: 1 lines; 01000: 9 lines;<br>00001: 2 lines; 01001: 10 lines;<br>00010: 3 lines; 01010: 11 lines;<br>00011: 4 lines; 01011: 12 lines;<br>00100: 5 lines; 01100: 13 lines;<br>00101: 6 lines; 01101: 14 lines;<br>00110: 7 lines; 01110: 15 lines;<br>00111: 8 lines; 01111: 16 lines; | 10000: 17 lines;<br>10001: 18 lines;<br>10010: 19 lines;<br> |
| 4   | Read/Write | GCLK multiplier         | 0 (Default)                                        | GCLK multiplier disable GCLK multiplier enable                                                                                                                                                                                                                                              |                                                              |
| 3~0 | Read/Write | Reserved                | 0000<br>(Default)                                  | Reserved                                                                                                                                                                                                                                                                                    |                                                              |

Default setting of configuration register is 16'h0060

### **Definition of Global Configuration Register 2**

| MSB    |           |       |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|--------|-----------|-------|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F      | Е         | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|        |           |       |   |   |   |   |   |   |   |   |   |   |   |   |     |
| e.g. D | Default ' | Value |   |   |   |   |   |   |   |   |   |   |   |   |     |
| F      | Е         | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| 0      | 0         | 0     | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0   |

| Bit | Attribute  | Definition                                | Value                     | Function                                                                                                                                                                                                                                                                                                    |
|-----|------------|-------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F~C | Read/Write | Reserved                                  | 0000<br>(default)         | Reserved                                                                                                                                                                                                                                                                                                    |
| В   | Read/Write | R <sub>EXT</sub> short detection enable   | 0<br>1 (Default)          | R <sub>EXT</sub> short detection enable                                                                                                                                                                                                                                                                     |
| A~9 | Read/Write | Global current gain<br>(Constant gain )   | 00~<br>11(default)        | 00: Reserved 01: Current ratio=15.8* 10: Reserved 11: Current ratio=47.6*                                                                                                                                                                                                                                   |
| 8~6 | Read/Write | Global current gain<br>(Adjustable gain ) | 000<br>(default)<br>~ 111 | 000~111: Current ratio=100%~200%<br>1 step=14.3%                                                                                                                                                                                                                                                            |
| 5   | Read/Write | Reserved                                  | 0 (Default)               | Reserved                                                                                                                                                                                                                                                                                                    |
|     |            |                                           | 00 (Default)              | No stagger                                                                                                                                                                                                                                                                                                  |
| 4~3 | Read/Write | Stagger delay                             | 01~11                     | Stagger delay enable 01: Red color group lead Green color group 25ns Green color group lead Blue color group 25ns 10: Red color group lead Green color group 50ns Green color group lead Blue color group 50ns 11: Red color group lead Green color group 75ns Green color group lead Blue color group 75ns |
| 2~1 | Read/Write | Reserved                                  | 00<br>(default)           | Reserved                                                                                                                                                                                                                                                                                                    |
|     |            | Power saving mode                         | 0 (Default)               | Power saving mode disabled                                                                                                                                                                                                                                                                                  |
| 0   | Read/Write | enable                                    | 1                         | IC enter power saving mode when all gray data in SRAM are all zero                                                                                                                                                                                                                                          |

Default setting of configuration register is 16'h0e00
\* Refer to "Setting Output Current" section

### **Definition of Global Configuration Register 3**

| MSE  | 3       |       |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|------|---------|-------|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F    | Е       | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|      |         |       |   |   |   |   |   |   |   |   |   |   |   |   |     |
| e.g. | Default | Value |   |   |   |   |   |   |   |   |   |   |   |   |     |
| F    | E       | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| _    |         |       |   |   |   |   |   |   |   |   |   |   |   |   |     |

| Bit | Attribute  | Definition             | Value                   | Function              |
|-----|------------|------------------------|-------------------------|-----------------------|
| F~B | Read/Write | reserve                | 00000<br>(Default)      |                       |
| 10  | Read/Write | Black screen precharge | 0(Default)              | 0:disable<br>1:enable |
| 9~0 | Read/Write | reserve                | 0000000000<br>(Default) |                       |

Default setting of configuration register is 16'h0000

# Definition of R/G/B Individual Configuration Register 1

| MSB    |           |       |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|--------|-----------|-------|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F      | Е         | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|        |           |       |   |   |   |   |   |   |   |   |   |   |   |   |     |
| e.g. D | Default ' | Value |   |   |   |   |   |   |   |   |   |   |   |   |     |
|        |           | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|        |           | 0     | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1   |

| Bit | Attribute  | Definition               | Value               | Function                                                                                              |
|-----|------------|--------------------------|---------------------|-------------------------------------------------------------------------------------------------------|
| D~A | Read       | Reserved                 | 0000                | 0000                                                                                                  |
| 9   | Read/Write | Reserved                 | 1(default)          | Reserved                                                                                              |
| 8~2 | Read/Write | Current gain adjustment* | 0000000~<br>1111111 | 7'b1111111 (Default) Allow 128-step programmable current gain, and the gain range is from 100%-0.78%. |
| 1~0 | Read/Write | Reserved**               | 11(default)         | Reserved                                                                                              |

### Default setting of configuration register is 16'h03FF

<sup>\*</sup> Refer to "Setting Output Current" section

<sup>\*\*</sup> Please assign "00" as a suggested value

#### Gray Scale Mode and Scan-type S-PWM

MBI5353 provides a selectable 16 / 15 / 14 / 13-bit gray scale by setting the global configuration register1 bit [D:C] and [B:A], the default value is set to '00' and '00', so the grayscale PWM is asserted as 16-bit mode, PWM cycle is divided into 64 sections.

MBI5353 has a smart S-PWM technology for scan type. With S-PWM, the total PWM cycles can be divided into MSB (Most Significant Bits) and LSB (Least Significant Bits) of gray scale cycles. The MSB information can be broken down into many refresh cycles to achieve overall same high bit resolution.

#### **Number of Scan Line**

MBI5353 supports 1 to 32 scan lines. Please set the global configuration register1 bit [9:5] according to the application. The default value '00011' is 4 scan lines.

#### **Data Input Sequence**

The sequence of input data starts from scan line 0 first, and then scan line 1, and so on.

 $\frac{\text{During each scan line, grayscale data of } \text{OUTR15} / \frac{\text{OUTG15}}{\text{OUTR14}} / \frac{\text{OUTG14}}{\text{OUTG14}} / \frac{\text{OUTB14}}{\text{OUTB14}} , \text{ continuously to channel } \frac{\text{OUTR05}}{\text{OUTR0}} / \frac{\text{OUTG0}}{\text{OUTG0}} / \frac{\text{OUTB0}}{\text{OUTB0}} \ .$ 

Please refer to the section of scan type application structure for scan type scheme.

The following examples are the waveforms with 1 LED driver and 2 cascaded LED drivers respectively.

For one channel, at 14-bit mode, the MSB 14 bits are valid, the other LSB bits are invalid. The data format is as following:

| bit13 | bit12 | bit11 | bit10 | bit9 | bit8 | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | invalid | invalid |
|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|---------|---------|
| 15    | 14    | 13    | 12    | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1       | 0       |

Each data latch includes one pixel gray data, that is OUTR# / OUTG# / OUTB# gray data, #=15~0.



#### 1x IC, 4 scan lines

For only one LED driver used, there are 48 bits for each pixel, and note that MSB bit is sent first.



#### 2x ICs, 4 scan lines

For two LED drivers cascaded, there are 48 bits for each LED driver, so there are 96 bits for each pixel, first 48 bits (bit95 ~ bit48) is for 2<sup>nd</sup> LED driver, and last 48 bits (bit47 ~ bit0) is for 1<sup>st</sup> LED driver, please note that MSB bit is sent first, too.



#### **GCLK** multiplier

MBI5353 provides a GCLK multiplier function by setting the global configuration register1 bit [4]. The default value is set to '0' for GCLK multiplier disabled.

GCLK multiplier disabled (global configuration register1 bit [4] = 0), take grayscale PWM 14-bit mode. PWM cycle is divided into 32 sections as an example,

#### GCLK multiplier disabled (configuration register1 bit [6] = 0)

#### Display sequence of 32 scrambles



: Output ports are turned "on".

#### GCLK multiplier enabled (configuration register1 bit [6] = 1)

#### Display sequence of 32 scrambles



: Output ports are turned "on".

#### Power saving mode

If all grayscale data of one frame are all zero, then MBI5353 will enter power saving (sleep\_en) mode after VSYNC.



If any grayscale data of one frame is non-zero, MBI5353 will exit power saving mode after VSYNC. The suggested duration of returning from power saving mode should be greater than 1 millisecond to ensure normal operation.



### **Operation Principle**

#### Scan type application structure



The above figure shows the suggested application structure of scan type scheme with 32 scan lines. The gray-scale data are sent by pin "SDI and SDO" with the commands formed by pin "LE" and "DCLK". The output ports from 48 channels ( $\overline{OUTR15}$  / $\overline{OUTG15}$  / $\overline{OUTB15}$  ,...,  $\overline{OUTR0}$  / $\overline{OUTC0}$  / $\overline{OUTB0}$ ) will output the PWM result for each scan line at different time, so there must be one "Switch" to multiplex for each scan line. The switching sequence and method and the command usage will be described in the application note.

#### **Constant Current**

In LED display application, MBI5353 provides nearly no variation in current from channel to channel and from IC to IC. This can be achieved by:

- 1) The maximum current variation between channels is less than 2.5%, and that between ICs is less than ±3%
- 2) In addition, the current characteristic of output stage is flat and user can refer to the figure below. The output current can be kept constant regardless of the variations of LED forward voltages (V<sub>F</sub>). This guarantees LED to be performed on the same brightness as user's specification.





### **Setting Output Current**

The output current ( $I_{OUT}$ ) is set by an external resistor,  $R_{EXT}$ . The default relationship between  $I_{OUT}$  and  $R_{EXT}$  is shown in the following figure.



Users can follow the below formulas to calculate the target output current I<sub>OUT</sub>.

$$IOUT_{GCG} = \frac{1}{REXT} * 0.556 * Gain1 * Gain2$$

Whereas REXT is the resistance of the external resistor connected to REXT terminal and ground. Gain1 and Gain2 is the digital current gain, which is set by the bit 5 to 0bit of the configuration register.

The formula and the setting for Gain1, Gain2 are described in the "Current Gain Adjustment" section.

### **Current Gain Adjustment**

#### **Global Current Gain Adjustment**

GCG(Global Current Gain) is in global configuration register 2, and GCG[A:9] is set by global configuration register 2[A:9], similarly, GCG[8:6] is set by global configuration register 2[8:6]; Gain1 and Gain2 are the digital current gain, which is set by GCG[A:9] and GCG[8:6].

The default value of GCG[A:6]=8(dec), which means Gain1=47.6 and Gain2=1.

When global current gain adjustment is applied, users can follow the formulas below to calculate the target output current,  $I_{\text{OUT. GCG}}$ ,

$$IOUT_{GCG} = \frac{1}{REXT} * 0.556 * Gain1 * Gain2$$

Gain1 = (GCG[A:9])

Gain2 = GCG[8:6] \* 14.3%+1

 $Def. 1. Set: GCG[A \sim 6] = [01000]$ 

ICG[9:0] = 127(Dec)

For your information, the output current is about 10mA when  $R_{EXT}$ =880 $\Omega$  if Gain1 and Gain2 is set to default values.

GCG[A:6] in Global Configuration Register 2

| F | Е | D | O | В | Α    | 9    | 8    | 7    | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|------|------|------|------|------|---|---|---|---|---|---|
| - | - | - | - | - | GCG4 | GCG3 | GCG2 | GCG1 | GCG0 | - | - | - | - | - | - |

#### Bit A to 9 set coarse adjustment to current gain

| GCG[A:9]-Code | [01]   | [11]*  |
|---------------|--------|--------|
| Gain1         | 15.875 | 47.625 |

<sup>\*</sup> Default GCG[A:9]=[11]

Bit 8 to 6 set fine adjustment to current gain

| GCG[8:6] -Code | [000]* | [001] | [010] | [011] | [100] | [101] | [110] | [111] |
|----------------|--------|-------|-------|-------|-------|-------|-------|-------|
| Gain2          | 1.000  | 1.144 | 1.288 | 1.432 | 1.576 | 1.720 | 1.864 | 2.008 |

<sup>\*</sup> Default GCG[8:6]=[000]

#### R/G/B Individual Current Gain Adjustment

Definition of R/G/B Individual Configuration Register 1

|   | ,,,,,,,,,,, |   | . , 0 |   |   | ai coillige | 1 41011 1 10 | g. 0 t 0 t 1 |      |      |      |      |      |   |   |
|---|-------------|---|-------|---|---|-------------|--------------|--------------|------|------|------|------|------|---|---|
| F | Е           | ם | С     | В | Α | 9           | 8            | 7            | 6    | 5    | 4    | 3    | 2    | 1 | 0 |
| - | -           | 0 | 0     | 0 | 0 | ICG7        | ICG6         | ICG5         | ICG4 | ICG3 | ICG2 | ICG1 | ICG0 | 0 | 0 |

When R/G/B individual current gain adjustment is applied, users can follow the below formulas to calculate the target output current I<sub>OUT, ICG</sub>,

$$IOUT_{ICG} = IOUT_{GCG} * \frac{Code}{127}$$

Where smallest Code is 1.

The output current of R/G/B can be adjusted with individual current gain by 127 steps.

### **Package Power Dissipation (PD)**

The maximum allowable package power dissipation is determined as  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ . When 48 output channels are turned on simultaneously, the actual package power dissipation is

 $P_D(act)=(I_{DD}xV_{DD})+(I_{OUT}xDutyxV_{DS}x48)$ . Therefore, to keep  $P_D(act)\leq P_D(max)$ , the allowable maximum output current as a function of duty cycle is:

 $I_{OUT} \! = \! \{ [(Tj - Ta)/R_{th(j - a)}] \! - \! (I_{DD}xV_{DD})\}/V_{DS}/Duty/48, \text{ where Tj} \! = \! 150^{\circ}C.$ 

Please see the follow table for  $P_D$  and  $R_{th(j-a)}$  for different packages:

| Device Type | R <sub>th(j-a)</sub> (°C/W) | P <sub>D</sub> (W) |
|-------------|-----------------------------|--------------------|
| GFN         | 29                          | 3.45               |

The maximum power dissipation,  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ , decreases as the ambient temperature increases.



### LED Supply Voltage (V<sub>LED</sub>)

MBI5353 is designed to operate with  $V_{DS}$  ranging from 0.4V to 1.0V (depending on  $I_{OUT}$ =0.5~20mA) considering the package power dissipating limits.  $V_{DS}$  may be higher enough to make  $P_{D \text{ (act)}} > P_{D \text{ (max)}}$  when  $V_{LED}$ =5V and  $V_{DS}$ = $V_{LED}$ - $V_{F}$ , in which  $V_{LED}$  is the load supply voltage. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer,  $V_{DROP}$ .

A voltage reducer lets  $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ .

Resistors or Zener diode can be used in the applications as shown in the following figures.





### **Switching Noise Reduction**

LED drivers are frequently used in switch-mode applications which always behave with switching noise due to the parasitic inductance on PCB. To eliminate switching noise, refer to "Application Note for 8-bit and 16-bit LED Drivers- Overshoot".

### Soldering Process of "Pb-free & Green" Package Plating\*

Macroblock has defined "Pb-Free & Green" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it adopts tin/lead (SnPb) solder paste, and please refer to the JEDEC J-STD-020C for the temperature of solder bath. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245 °C to 260°C for proper soldering on boards, referring to JEDEC J-STD-020C as shown below.

For managing MSL3 Package, it should refer to JEDEC J-STD-020C about floor life management & refer to JEDEC J-STD-033C about re-bake condition while IC's floor life exceeds MSL3 limitation.



| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm³<br>≧2000 |
|-------------------|--------------------------------|------------------------------------|---------------------|
| <1.6mm            | 260 +0 °C                      | 260 +0 °C                          | 260 +0 °C           |
| 1.6mm – 2.5mm     | 260 +0 °C                      | 250 +0 °C                          | 245 +0 °C           |
| ≧2.5mm            | 250 +0 °C                      | 245 +0 °C                          | 245 +0 °C           |

<sup>\*</sup>Note: For details, please refer to Macroblock's "Policy on Pb-free & Green Package".

### **Package Outline**



MBI5353GFN Outline Drawing

Note: The unit for the outline drawing is mm.

### **Product Top Mark Information**



**Product Revision History** 

| Advance Information Version | Devise Version Code |
|-----------------------------|---------------------|
| V1.01                       | В                   |

**Product Ordering Information** 

| Product Ordering Number* | RoHS Compliant Package Type | Weight (g) |
|--------------------------|-----------------------------|------------|
| MBI5353GFN-B             | QFN56L-8*8-0.5              | 0.15885    |

<sup>\*</sup>Please place your order with the "product ordering number" information on your purchase order (PO).

# for 1:32 Time-multiplexing Applications **Disclaimer**

Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications.

Related technologies applied to the product are protected by patents. All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.