# 1. Description

## 1.1. Project

| Project Name    | Infantry_zzs      |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 5.0.0 |
| Date            | 01/12/2019        |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F427/437 |
| MCU name       | STM32F427IIHx |
| MCU Package    | UFBGA176      |
| MCU Pin number | 201           |

## 2. Pinout Configuration



UFBGA176 +25 (Top view)

# 3. Pins Configuration

| Pin Number | Pin Name               | Pin Type | Alternate      | Label |
|------------|------------------------|----------|----------------|-------|
| UFBGA176   | (function after reset) |          | Function(s)    |       |
| A2 PE2 *   |                        | I/O      | GPIO_Output    |       |
| A3         | PE1                    | I/O      | GPIO_EXTI1     |       |
| A6         | PB5                    | I/O      | TIM3_CH2       |       |
| A7         | PG14                   | I/O      | USART6_TX      |       |
| A8         | PG13 *                 | I/O      | GPIO_Output    |       |
| A9         | PB4                    | I/O      | TIM3_CH1       |       |
| A12        | PC12                   | I/O      | SDIO_CK        |       |
| A14        | PA14                   | I/O      | SYS_JTCK-SWCLK |       |
| A15        | PA13                   | I/O      | SYS_JTMS-SWDIO |       |
| B5         | PB7                    | I/O      | USART1_RX      |       |
| B6         | PB6                    | I/O      | USART1_TX      |       |
| B11        | PD6                    | I/O      | USART2_RX      |       |
| B12        | PD0                    | I/O      | CAN1_RX        |       |
| B13        | PC11                   | I/O      | SDIO_D3        |       |
| B14        | PC10                   | I/O      | SDIO_D2        |       |
| C1         | VBAT                   | Power    |                |       |
| C2         | PI7                    | I/O      | TIM8_CH3       |       |
| C3         | PI6                    | I/O      | TIM8_CH2       |       |
| C4         | PI5                    | I/O      | TIM8_CH1       |       |
| C5         | VDD                    | Power    |                |       |
| C6         | PDR_ON                 | Reset    |                |       |
| C7         | VDD                    | Power    |                |       |
| C8         | VDD                    | Power    |                |       |
| C9         | VDD                    | Power    |                |       |
| C10        | PG9                    | I/O      | USART6_RX      |       |
| C11        | PD5                    | I/O      | USART2_TX      |       |
| C12        | PD1                    | I/O      | CAN1_TX        |       |
| C14        | PI2                    | I/O      | TIM8_CH4       |       |
| D3         | PI9 *                  | I/O      | GPIO_Input     |       |
| D5         | VSS                    | Power    |                |       |
| D6         | воото                  | Boot     |                |       |
| D7         | VSS                    | Power    |                |       |
| D8         | VSS                    | Power    |                |       |
| D9         | VSS                    | Power    |                |       |
| D12        | PD2                    | I/O      | SDIO_CMD       |       |
| E14        | PI0                    | I/O      | TIM5_CH4       |       |

| Pin Number | Pin Name        | Pin Type     | Alternate      | Label |
|------------|-----------------|--------------|----------------|-------|
| UFBGA176   | (function after |              | Function(s)    |       |
| 01 20/11/0 | reset)          |              | r direction(e) |       |
| F15        | E15 PA9         |              | TIM1_CH2       |       |
| F2 VSS     |                 | I/O<br>Power | T IIVI I_CI IZ |       |
| F3         | VDD             | Power        |                |       |
| F3         | PH2 *           | I/O          | GPIO_Output    |       |
| F6         | VSS             | Power        | GFIO_Output    |       |
| F7         | VSS             | Power        |                |       |
| F8         | VSS             | Power        |                |       |
| F9         | VSS             | Power        |                |       |
| F10        | VSS             | Power        |                |       |
| F12        | VSS             | Power        |                |       |
| F13        | VCAP_2          | Power        |                |       |
| F14        | PC9             | I/O          | SDIO_D1        |       |
| F15        | PA8             | I/O          | TIM1_CH1       |       |
| G1         | PH0/OSC_IN      | I/O          | RCC_OSC_IN     |       |
| G2         | VSS             | Power        |                |       |
| G3         | VDD             | Power        |                |       |
| G4         | PH3 *           | I/O          | GPIO_Output    |       |
| G6         | VSS             | Power        |                |       |
| G7         | VSS             | Power        |                |       |
| G8         | VSS             | Power        |                |       |
| G9         | VSS             | Power        |                |       |
| G10        | VSS             | Power        |                |       |
| G12        | VSS             | Power        |                |       |
| G13        | VDD             | Power        |                |       |
| G14        | PC8             | I/O          | SDIO_D0        |       |
| H1         | PH1/OSC_OUT     | I/O          | RCC_OSC_OUT    |       |
| H4         | PH4 *           | I/O          | GPIO_Output    |       |
| H6         | VSS             | Power        |                |       |
| H7         | VSS             | Power        |                |       |
| H8         | VSS             | Power        |                |       |
| H9         | VSS             | Power        |                |       |
| H10        | VSS             | Power        |                |       |
| H12        | VSS             | Power        |                |       |
| H13        | VDD             | Power        |                |       |
| H14        | PG8 *           | I/O          | GPIO_Output    |       |
| J1         | NRST            | Reset        |                |       |
| J4         | PH5 *           | I/O          | GPIO_Output    |       |
| J6         | VSS             | Power        |                |       |
| J7         | VSS             | Power        |                |       |
|            |                 |              |                |       |

| Pin Number | Pin Name                 | Pin Type | Alternate   | Label |
|------------|--------------------------|----------|-------------|-------|
| UFBGA176   | UFBGA176 (function after |          | Function(s) |       |
| 0.20       | reset)                   |          | (0)         |       |
| J8         | VSS                      | Power    |             |       |
| J9         | VSS                      | Power    |             |       |
| J10        | VSS                      | Power    |             |       |
| J12        | VDD                      | Power    |             |       |
| J13        | VDD                      | Power    |             |       |
| J14        | PG7 *                    | I/O      | GPIO_Output |       |
| J15        | PG6 *                    | I/O      | GPIO_Output |       |
| K1         | PF7                      | I/O      | SPI5_SCK    |       |
| K2         | PF6 *                    | I/O      | GPIO_Output |       |
| K4         | VDD                      | Power    | ,           |       |
| K6         | VSS                      | Power    |             |       |
| K7         | VSS                      | Power    |             |       |
| K8         | VSS                      | Power    |             |       |
| K9         | VSS                      | Power    |             |       |
| K10        | VSS                      | Power    |             |       |
| K12        | PH12                     | I/O      | TIM5_CH3    |       |
| K13        | PG5 *                    | I/O      | GPIO_Output |       |
| K14        | PG4 *                    | I/O      | GPIO_Output |       |
| K15        | PG3 *                    | I/O      | GPIO_Output |       |
| L2         | PF9                      | I/O      | SPI5_MOSI   |       |
| L3         | PF8                      | I/O      | SPI5_MISO   |       |
| L4         | BYPASS_REG               | Reset    |             |       |
| L12        | PH11                     | I/O      | TIM5_CH2    |       |
| L13        | PH10                     | I/O      | TIM5_CH1    |       |
| L14        | PD15                     | I/O      | TIM4_CH4    |       |
| L15        | PG2 *                    | I/O      | GPIO_Output |       |
| M1         | VSSA                     | Power    |             |       |
| M7         | PG1 *                    | I/O      | GPIO_Output |       |
| M8         | VSS                      | Power    |             |       |
| M9         | VSS                      | Power    |             |       |
| M10        | VCAP_1                   | Power    |             |       |
| M11        | PH6                      | I/O      | TIM12_CH1   |       |
| M13        | PH9                      | I/O      | TIM12_CH2   |       |
| M14        | PD14                     | I/O      | TIM4_CH3    |       |
| M15        | PD13                     | I/O      | TIM4_CH2    |       |
| N1         | VREF-                    | Power    |             |       |
| N2         | PA1                      | I/O      | TIM2_CH2    |       |
| N3         | PA0/WKUP                 | I/O      | TIM2_CH1    |       |
| N8         | VDD                      | Power    |             |       |

| Pin Number<br>UFBGA176 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|------------------------|---------------------------------------|----------|--------------------------|-------|
| N9                     | VDD                                   | Power    |                          |       |
| N10                    | VDD                                   | Power    |                          |       |
| N11                    | PE13                                  | I/O      | TIM1_CH3                 |       |
| N13                    | PD12                                  | I/O      | TIM4_CH1                 |       |
| N15                    | PD10 *                                | I/O      | GPIO_Input               |       |
| P1                     | VREF+                                 | Power    |                          |       |
| P2                     | PA2                                   | I/O      | TIM2_CH3                 |       |
| P11                    | PE14                                  | I/O      | TIM1_CH4                 |       |
| P12                    | PB12                                  | I/O      | CAN2_RX                  |       |
| P13                    | PB13                                  | I/O      | CAN2_TX                  |       |
| P14                    | PD9                                   | I/O      | USART3_RX                |       |
| P15                    | PD8                                   | I/O      | USART3_TX                |       |
| R1                     | VDDA                                  | Power    |                          |       |
| R2                     | PA3                                   | I/O      | TIM2_CH4                 |       |
| R7                     | PF14 *                                | I/O      | GPIO_Output              | LED1  |
| R8                     | PE7 *                                 | I/O      | GPIO_Output              | LED2  |
| R11                    | PE15 *                                | I/O      | GPIO_Input               |       |

<sup>\*</sup> The pin is affected with an I/O function

## 4. Clock Tree Configuration



Page 7

## 5. Software Project

### 5.1. Project Settings

| Name                              | Value                   |  |
|-----------------------------------|-------------------------|--|
| Project Name                      | Infantry_zzs            |  |
| Project Folder                    | F:\Hal\Infantry         |  |
| Toolchain / IDE                   | MDK-ARM V5              |  |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.23.0 |  |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube Firmware Library Package                            | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                   |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |

# 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F427/437 |
| мси       | STM32F427IIHx |
| Datasheet | 024030_Rev9   |

#### 6.2. Parameter Selection

| Temperature | 25   |
|-------------|------|
| Vdd         | null |

# 7. IPs and Middleware Configuration 7.1. CAN1

mode: Mode

#### 7.1.1. Parameter Settings:

#### **Bit Timings Parameters:**

Prescaler (for Time Quantum) 5 \*

Time Quantum 111.11111111111111 \*

Time Quanta in Bit Segment 1 3 Times \*
Time Quanta in Bit Segment 2 5 Times \*

ReSynchronization Jump Width 1 Time

**Basic Parameters:** 

Time Triggered Communication Mode

Automatic Bus-Off Management

Automatic Wake-Up Mode

No-Automatic Retransmission

Receive Fifo Locked Mode

Transmit Fifo Priority

Disable

**Advanced Parameters:** 

Operating Mode Normal

#### 7.2. CAN2

mode: Mode

#### 7.2.1. Parameter Settings:

#### **Bit Timings Parameters:**

Prescaler (for Time Quantum) 5 :

Time Quantum 111.1111111111111 \*

Time Quanta in Bit Segment 1 3 Times \*

Time Quanta in Bit Segment 2 5 Times \*

ReSynchronization Jump Width 4 Times \*

**Basic Parameters:** 

Time Triggered Communication Mode

Automatic Bus-Off Management

Automatic Wake-Up Mode

No-Automatic Retransmission

Disable

Disable

Receive Fifo Locked Mode Disable
Transmit Fifo Priority Disable

**Advanced Parameters:** 

Operating Mode Normal

#### 7.3. RCC

#### High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 7.3.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled

HSE Startup Timout Value (ms) 100

LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulatror Voltage Scale Power Regulator Voltage Scale 1

Power Over Drive Enabled

#### 7.4. RTC

mode: Activate Clock Source

mode: Activate Calendar WakeUp: Internal WakeUp 7.4.1. Parameter Settings:

#### General:

Hour Format Hourformat 24

Asynchronous Predivider value 127 Synchronous Predivider value 255

**Calendar Time:** 

Data Format BCD data format

Hours 0

Minutes 0
Seconds 0

Day Light Saving: value of hour adjustment Daylightsaving None Store Operation Storeoperation Reset

**Calendar Date:** 

Week Day Monday
Month January
Date 1
Year 0

Wake UP:

Wake Up Clock RTCCLK / 16

Wake Up Counter 0

#### 7.5. SDIO

# Mode: SD 4 bits Wide bus 7.5.1. Parameter Settings:

#### **SDIO** parameters:

Clock transition on which the bit capture is made Rising transition

SDIO Clock divider bypass Disable

SDIO Clock output enable when the bus is idle

Disable the power save for the clock

SDIO hardware flow control

The hardware control flow is disabled

SDIOCLK clock divide factor

#### 7.6. SPI5

# Mode: Full-Duplex Master 7.6.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 128 \*

Baud Rate **703.125 KBits/s** \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

#### **Advanced Parameters:**

CRC Calculation Disabled
NSS Signal Type Software

#### 7.7. SYS

**Debug: Serial Wire** 

**Timebase Source: TIM6** 

#### 7.8. TIM1

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2 Channel3: PWM Generation CH3 Channel4: PWM Generation CH4

7.8.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 179 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 2499 \*

Internal Clock Division (CKD) No Division

Repetition Counter (RCR - 8 bits value) 0

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection

Reset (UG bit from TIMx\_EGR)

**Break And Dead Time management - BRK Configuration:** 

BRK State Disable BRK Polarity High

#### **Break And Dead Time management - Output Configuration:**

Automatic Output State Disable
Off State Selection for Run Mode (OSSR) Disable
Off State Selection for Idle Mode (OSSI) Disable
Lock Configuration Off

#### **PWM Generation Channel 1:**

Mode PWM mode 1
Pulse (16 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

CH Idle State Reset

**PWM Generation Channel 2:** 

ModePWM mode 1Pulse (16 bits value)1000 \*Fast ModeDisableCH PolarityHighCH Idle StateReset

**PWM Generation Channel 3:** 

ModePWM mode 1Pulse (16 bits value)1000 \*Fast ModeDisableCH PolarityHighCH Idle StateReset

**PWM Generation Channel 4:** 

Mode PWM mode 1
Pulse (16 bits value) 1000 \*
Fast Mode Disable
CH Polarity High
CH Idle State Reset

#### 7.9. TIM2

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2 Channel3: PWM Generation CH3 Channel4: PWM Generation CH4

7.9.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 89 \*

Counter Mode Up

Counter Period (AutoReload Register - 32 bits value) 2499 \*

Internal Clock Division (CKD) No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1
Pulse (32 bits value) 1000 \*

Fast Mode Disable
CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1
Pulse (32 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1
Pulse (32 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1
Pulse (32 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

#### 7.10. TIM3

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2

7.10.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 89 \*
Counter Mode Up
Counter Period (AutoReload Register - 16 bits value) 0

Internal Clock Division (CKD)

No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable CH Polarity High

#### 7.11. TIM4

Channel1: PWM Generation CH1
Channel2: PWM Generation CH2
Channel3: PWM Generation CH3
Channel4: PWM Generation CH4

#### 7.11.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 89 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 2499 \*

Internal Clock Division (CKD) No Division

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### **PWM Generation Channel 1:**

Mode PWM mode 1
Pulse (16 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

#### **PWM Generation Channel 2:**

ModePWM mode 1Pulse (16 bits value)1000 \*Fast ModeDisableCH PolarityHigh

#### **PWM Generation Channel 3:**

ModePWM mode 1Pulse (16 bits value)1000 \*Fast ModeDisableCH PolarityHigh

#### **PWM Generation Channel 4:**

Mode PWM mode 1
Pulse (16 bits value) 1000 \*
Fast Mode Disable

CH Polarity High

#### 7.12. TIM5

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2 Channel3: PWM Generation CH3 Channel4: PWM Generation CH4

#### 7.12.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 89 \*

Counter Mode Up

Counter Period (AutoReload Register - 32 bits value) 2499 \*

Internal Clock Division (CKD) No Division

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### **PWM Generation Channel 1:**

Mode PWM mode 1
Pulse (32 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

#### **PWM Generation Channel 2:**

Mode PWM mode 1
Pulse (32 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

#### **PWM Generation Channel 3:**

ModePWM mode 1Pulse (32 bits value)1000 \*Fast ModeDisableCH PolarityHigh

#### **PWM Generation Channel 4:**

Mode PWM mode 1
Pulse (32 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

#### 7.13. TIM8

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2 Channel3: PWM Generation CH3 Channel4: PWM Generation CH4

7.13.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 179 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 2499 \*

Internal Clock Division (CKD) No Division

Repetition Counter (RCR - 8 bits value) 0

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### **Break And Dead Time management - BRK Configuration:**

BRK State Disable
BRK Polarity High

#### **Break And Dead Time management - Output Configuration:**

Automatic Output State Disable

Off State Selection for Run Mode (OSSR) Disable

Off State Selection for Idle Mode (OSSI) Disable

Lock Configuration Off

#### **PWM Generation Channel 1:**

ModePWM mode 1Pulse (16 bits value)1000 \*Fast ModeDisableCH PolarityHighCH Idle StateReset

#### **PWM Generation Channel 2:**

Mode PWM mode 1
Pulse (16 bits value) 1000 \*
Fast Mode Disable
CH Polarity High
CH Idle State Reset

#### **PWM Generation Channel 3:**

ModePWM mode 1Pulse (16 bits value)1000 \*Fast ModeDisableCH PolarityHighCH Idle StateReset

**PWM Generation Channel 4:** 

ModePWM mode 1Pulse (16 bits value)1000 \*Fast ModeDisableCH PolarityHighCH Idle StateReset

#### 7.14. TIM12

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2

#### 7.14.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 89 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 2499 \*

Internal Clock Division (CKD) No Division

#### **PWM Generation Channel 1:**

Mode PWM mode 1
Pulse (16 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

#### **PWM Generation Channel 2:**

Mode PWM mode 1
Pulse (16 bits value) 1000 \*
Fast Mode Disable
CH Polarity High

#### 7.15. USART1

**Mode: Asynchronous** 

#### 7.15.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 100000 \*

Word Length 8 Bits (including Parity)

Parity Even \*

Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.16. USART2

Mode: Asynchronous

7.16.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.17. USART3

**Mode: Asynchronous** 

7.17.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.18. USART6

**Mode: Asynchronous** 

#### 7.18.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 921600 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.19. FREERTOS

mode: Enabled

#### 7.19.1. Config parameters:

#### **Versions:**

FreeRTOS version 9.0.0
CMSIS-RTOS version 1.02

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

1000 TICK\_RATE\_HZ 7 MAX\_PRIORITIES MINIMAL\_STACK\_SIZE 128 MAX\_TASK\_NAME\_LEN 16 USE\_16\_BIT\_TICKS Disabled IDLE\_SHOULD\_YIELD Enabled USE\_MUTEXES Enabled USE\_RECURSIVE\_MUTEXES Disabled USE\_COUNTING\_SEMAPHORES Disabled QUEUE\_REGISTRY\_SIZE 8 USE\_APPLICATION\_TASK\_TAG Disabled ENABLE\_BACKWARD\_COMPATIBILITY Enabled

USE\_PORT\_OPTIMISED\_TASK\_SELECTION

Enabled

USE\_TICKLESS\_IDLE Disabled USE\_TASK\_NOTIFICATIONS Enabled

Memory management settings:

Memory AllocationDynamicTOTAL\_HEAP\_SIZE15360Memory Management schemeheap\_4

Hook function related definitions:

USE\_IDLE\_HOOK Disabled

USE\_TICK\_HOOK Disabled

USE\_MALLOC\_FAILED\_HOOK Disabled

USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled

CHECK\_FOR\_STACK\_OVERFLOW Option1 \*

Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled

USE\_TRACE\_FACILITY Enabled \*

USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

Software timer definitions:

USE\_TIMERS Enabled \*

TIMER\_TASK\_PRIORITY 2
TIMER\_QUEUE\_LENGTH 10
TIMER\_TASK\_STACK\_DEPTH 128 \*

Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### 7.19.2. Include parameters:

#### Include definitions:

vTaskPrioritySet Enabled uxTaskPriorityGet Enabled vTaskDelete Enabled vTaskCleanUpResources Disabled vTaskSuspend Enabled vTaskDelayUntil Enabled \* vTaskDelay Enabled Enabled xTaskGetSchedulerState xTaskResumeFromISR Enabled

xQueueGetMutexHolder Disabled Disabled xSemaphoreGetMutexHolder Disabled pcTaskGetTaskName ux Task Get Stack High Water MarkEnabled \* Disabled xTaskGetCurrentTaskHandle Disabled eTaskGetState  $x \\ Event Group Set Bit From ISR$ Disabled xTimerPendFunctionCall Disabled Disabled xTaskAbortDelay xTaskGetHandle Disabled

#### \* User modified value

## 8. System Configuration

## 8.1. GPIO configuration

| IP   | Pin             | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|------|-----------------|--------------------|------------------------------|-----------------------------|----------------|------------|
| CAN1 | PD0             | CAN1_RX            | Alternate Function Push Pull | No pull-up and no pull-down | Very High<br>* |            |
|      | PD1             | CAN1_TX            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| CAN2 | PB12            | CAN2_RX            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|      | PB13            | CAN2_TX            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| RCC  | PH0/OSC_I       | RCC_OSC_IN         | n/a                          | n/a                         | n/a            |            |
|      | PH1/OSC_O<br>UT | RCC_OSC_OUT        | n/a                          | n/a                         | n/a            |            |
| SDIO | PC12            | SDIO_CK            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|      | PC11            | SDIO_D3            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|      | PC10            | SDIO_D2            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|      | PD2             | SDIO_CMD           | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|      | PC9             | SDIO_D1            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|      | PC8             | SDIO_D0            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| SPI5 | PF7             | SPI5_SCK           | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|      | PF9             | SPI5_MOSI          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|      | PF8             | SPI5_MISO          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| SYS  | PA14            | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a            |            |
|      | PA13            | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a            |            |
| TIM1 | PA9             | TIM1_CH2           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
|      | PA8             | TIM1_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
|      | PE13            | TIM1_CH3           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
|      | PE14            | TIM1_CH4           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
| TIM2 | PA1             | TIM2_CH2           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
|      | PA0/WKUP        | TIM2_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
|      | PA2             | TIM2_CH3           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |

| IP     | Pin  | Signal      | GPIO mode                                                  | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|------|-------------|------------------------------------------------------------|-----------------------------|--------------|------------|
|        | PA3  | TIM2_CH4    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
| TIM3   | PB5  | TIM3_CH2    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PB4  | TIM3_CH1    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
| TIM4   | PD15 | TIM4_CH4    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PD14 | TIM4_CH3    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PD13 | TIM4_CH2    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PD12 | TIM4_CH1    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
| TIM5   | PI0  | TIM5_CH4    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PH12 | TIM5_CH3    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PH11 | TIM5_CH2    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PH10 | TIM5_CH1    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
| TIM8   | PI7  | TIM8_CH3    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PI6  | TIM8_CH2    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PI5  | TIM8_CH1    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PI2  | TIM8_CH4    | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
| TIM12  | PH6  | TIM12_CH1   | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
|        | PH9  | TIM12_CH2   | Alternate Function Push Pull                               | No pull-up and no pull-down | Low          |            |
| USART1 | PB7  | USART1_RX   | Alternate Function Push Pull                               | Pull-up                     | Very High    |            |
|        | PB6  | USART1_TX   | Alternate Function Push Pull                               | Pull-up                     | Very High    |            |
| USART2 | PD6  | USART2_RX   | Alternate Function Push Pull                               | Pull-up                     | Very High    |            |
|        | PD5  | USART2_TX   | Alternate Function Push Pull                               | Pull-up                     | Very High    |            |
| USART3 | PD9  | USART3_RX   | Alternate Function Push Pull                               | Pull-up                     | Very High    |            |
|        | PD8  | USART3_TX   | Alternate Function Push Pull                               | Pull-up                     | Very High    |            |
| USART6 | PG14 | USART6_TX   | Alternate Function Push Pull                               | Pull-up                     | Very High    |            |
|        | PG9  | USART6_RX   | Alternate Function Push Pull                               | Pull-up                     | Very High    |            |
| GPIO   | PE2  | GPIO_Output | Output Push Pull                                           | No pull-up and no pull-down | Low          |            |
|        | PE1  | GPIO_EXTI1  | External Interrupt Mode with Rising edge trigger detection | No pull-up and no pull-down | n/a          |            |
|        | PG13 | GPIO_Output | Output Push Pull                                           | No pull-up and no pull-down | Low          |            |
|        | PI9  | GPIO_Input  | Input mode                                                 | No pull-up and no pull-down | n/a          |            |
|        | PH2  | GPIO_Output | Output Push Pull                                           | Pull-up *                   | High *       |            |

| IP | Pin  | Signal      | GPIO mode        | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|----|------|-------------|------------------|-----------------------------|--------------|------------|
|    | PH3  | GPIO_Output | Output Push Pull | Pull-up *                   | High *       |            |
|    | PH4  | GPIO_Output | Output Push Pull | Pull-up *                   | High *       |            |
|    | PG8  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | High *       |            |
|    | PH5  | GPIO_Output | Output Push Pull | Pull-up *                   | High *       |            |
|    | PG7  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | High *       |            |
|    | PG6  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | High *       |            |
|    | PF6  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | Low          |            |
|    | PG5  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | High *       |            |
|    | PG4  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | High *       |            |
|    | PG3  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | High *       |            |
|    | PG2  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | High *       |            |
|    | PG1  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | High *       |            |
|    | PD10 | GPIO_Input  | Input mode       | No pull-up and no pull-down | n/a          |            |
|    | PF14 | GPIO_Output | Output Push Pull | No pull-up and no pull-down | Low          | LED1       |
|    | PE7  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | Low          | LED2       |
|    | PE15 | GPIO_Input  | Input mode       | No pull-up and no pull-down | n/a          |            |

#### 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| USART1_RX   | DMA2_Stream2 | Peripheral To Memory | Low      |
| USART2_RX   | DMA1_Stream5 | Peripheral To Memory | Low      |
| USART2_TX   | DMA1_Stream6 | Memory To Peripheral | Low      |
| USART3_RX   | DMA1_Stream1 | Peripheral To Memory | Low      |
| USART3_TX   | DMA1_Stream3 | Memory To Peripheral | Low      |
| USART6_RX   | DMA2_Stream1 | Peripheral To Memory | Low      |
| USART6_TX   | DMA2_Stream6 | Memory To Peripheral | Low      |

#### USART1\_RX: DMA2\_Stream2 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

#### USART2\_RX: DMA1\_Stream5 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte Memory Data Width: Byte

#### USART2\_TX: DMA1\_Stream6 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte Memory Data Width: Byte

### USART3\_RX: DMA1\_Stream1 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

#### USART3\_TX: DMA1\_Stream3 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

#### USART6\_RX: DMA2\_Stream1 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

#### USART6\_TX: DMA2\_Stream6 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte Memory Data Width: Byte

## 8.3. NVIC configuration

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |  |
|--------------------------------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                                             | true   | 0                    | 0           |  |
| Hard fault interrupt                                               | true   | 0                    | 0           |  |
| Memory management fault                                            | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                               | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                             | true   | 0                    | 0           |  |
| System service call via SWI instruction                            | true   | 0                    | 0           |  |
| Debug monitor                                                      | true   | 0                    | 0           |  |
| Pendable request for system service                                | true   | 15                   | 0           |  |
| System tick timer                                                  | true   | 15                   | 0           |  |
| DMA1 stream1 global interrupt                                      | true   | 5                    | 0           |  |
| DMA1 stream3 global interrupt                                      | true   | 5                    | 0           |  |
| DMA1 stream5 global interrupt                                      | true   | 5                    | 0           |  |
| DMA1 stream6 global interrupt                                      | true   | 5                    | 0           |  |
| CAN1 TX interrupts                                                 | true   | 5                    | 0           |  |
| CAN1 RX0 interrupts                                                | true   | 5                    | 0           |  |
| USART1 global interrupt                                            | true   | 5                    | 0           |  |
| USART2 global interrupt                                            | true   | 5                    | 0           |  |
| SDIO global interrupt                                              | true   | 5                    | 0           |  |
| TIM6 global interrupt, DAC1 and DAC2 underrun error interrupts     | true   | 0                    | 0           |  |
| DMA2 stream1 global interrupt                                      | true   | 5                    | 0           |  |
| DMA2 stream2 global interrupt                                      | true   | 5                    | 0           |  |
| CAN2 TX interrupts                                                 | true   | 6                    | 0           |  |
| CAN2 RX0 interrupts                                                | true   | 6                    | 0           |  |
| DMA2 stream6 global interrupt                                      | true   | 5                    | 0           |  |
| USART6 global interrupt                                            | true   | 5                    | 0           |  |
| PVD interrupt through EXTI line 16                                 |        | unused               |             |  |
| RTC wake-up interrupt through EXTI line 22                         | unused |                      |             |  |
| Flash global interrupt                                             | unused |                      |             |  |
| RCC global interrupt                                               | unused |                      |             |  |
| EXTI line1 interrupt                                               | unused |                      |             |  |
| CAN1 RX1 interrupt                                                 | unused |                      |             |  |
| CAN1 SCE interrupt                                                 | unused |                      |             |  |
| TIM1 break interrupt and TIM9 global interrupt                     | unused |                      |             |  |
| TIM1 update interrupt and TIM10 global interrupt                   | unused |                      |             |  |
| TIM1 trigger and commutation interrupts and TIM11 global interrupt |        | unused               |             |  |
| TIM1 capture compare interrupt                                     |        | unused               |             |  |

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |  |
|--------------------------------------------------------------------|--------|----------------------|-------------|--|
| TIM2 global interrupt                                              | unused |                      |             |  |
| TIM3 global interrupt                                              | unused |                      |             |  |
| TIM4 global interrupt                                              | unused |                      |             |  |
| USART3 global interrupt                                            | unused |                      |             |  |
| TIM8 break interrupt and TIM12 global interrupt                    | unused |                      |             |  |
| TIM8 update interrupt and TIM13 global interrupt                   |        | unused               |             |  |
| TIM8 trigger and commutation interrupts and TIM14 global interrupt |        | unused               |             |  |
| TIM8 capture compare interrupt                                     |        | unused               |             |  |
| TIM5 global interrupt                                              |        | unused               |             |  |
| CAN2 RX1 interrupt                                                 | unused |                      |             |  |
| CAN2 SCE interrupt                                                 |        | unused               |             |  |
| FPU global interrupt                                               | unused |                      |             |  |
| SPI5 global interrupt                                              |        | unused               |             |  |

<sup>\*</sup> User modified value

| 9. Software | <b>Pack</b> | Report |
|-------------|-------------|--------|
|-------------|-------------|--------|