

# ARM Cortex<sup>™</sup>-M0 32-BIT MICROCONTROLLER

# NuMicro Mini51<sup>™</sup> DE Series Datasheet

The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation and shall not be reproduced without permission from Nuvoton.

Nuvoton is providing this document only for reference purposes of NuMicro<sup>™</sup> microcontroller based system design. Nuvoton assumes no responsibility for errors or omissions.

All data and specifications are subject to change without notice.

For additional information or questions, please contact: Nuvoton Technology Corporation.

www.nuvoton.com

|       | Contents                                       |    |
|-------|------------------------------------------------|----|
| 1 GE  | ENERAL DESCRIPTION                             | 7  |
| 2 FE  | ATURES                                         | 8  |
| 3 AB  | BBREVIATIONS                                   | 12 |
|       | ARTS INFORMATION LIST AND PIN CONFIGURATION    |    |
| 4.1   | NuMicro Mini51™ Series Selection Code          |    |
| 4.2   | NuMicro Mini51™ Series Product Selection Guide |    |
| 4.3   | PIN CONFIGURATION                              |    |
| 4.3.1 | LQFP 48-pin                                    |    |
| 4.3.2 | QFN 33-pin                                     |    |
| 4.3.3 | TSSOP 20-pin                                   |    |
| 4.3.4 | Mini54FHC (TSSOP20-pin)                        |    |
| 4.4   | Pin Description                                | 18 |
| 5 BL  | OCK DIAGRAM                                    |    |
| 5.1   | NuMicro Mini51™ Block Diagram                  | 22 |
| 6 Fu  | nctional Description                           |    |
| 6.1   | Memory Organization                            |    |
| 6.1.1 | Overview                                       |    |
| 6.1.2 | System Memory Map                              | 23 |
| 6.2   | Nested Vectored Interrupt Controller (NVIC)    | 24 |
| 6.2.1 | Overview                                       | 24 |
| 6.2.2 | Features                                       | 24 |
| 6.2.3 | Exception Model and System Interrupt Map       | 25 |
| 6.2.4 | Vector Table                                   | 26 |
| 6.2.5 | Operation Description                          | 27 |
| 6.3   | System Manager                                 | 28 |
| 6.3.1 | Overview                                       | 28 |
| 6.3.2 | System Reset                                   | 28 |
| 6.3.3 | System Power Architecture                      | 28 |
| 6.3.4 | Whole System Memory Mapping                    | 30 |
| 6.4   | Clock Controller                               | 31 |
| 6.4.1 | Overview                                       | 31 |
| 6.4.2 | System Clock and SysTick Clock                 | 32 |
| 6.4.3 | ISP Clock Source Selection                     | 33 |

| 6.4.4  | Module Clock Source Selection         | 33 |
|--------|---------------------------------------|----|
| 6.4.5  | Power-down Mode Clock                 |    |
| 6.4.6  | Frequency Divider Output              | 34 |
| 6.5    | Analog Comparator (ACMP)              |    |
| 6.5.1  | Overview                              |    |
| 6.5.2  | Features                              | 36 |
| 6.6    | Analog-to-Digital Converter (ADC)     | 37 |
| 6.6.1  | Overview                              |    |
| 6.6.2  | Features                              | 37 |
| 6.7    | Flash Memory Controller (FMC)         | 38 |
| 6.7.1  | Overview                              | 38 |
| 6.7.2  | Features                              | 38 |
| 6.8    | General Purpose I/O (GPIO)            | 39 |
| 6.8.1  | Overview                              |    |
| 6.8.2  | Features                              | 39 |
| 6.9    | I2C Serial Interface Controller (I2C) | 40 |
| 6.9.1  | Overview                              | 40 |
| 6.9.2  | Features                              | 40 |
| 6.10   | Enhanced PWM Generator                | 41 |
| 6.10.1 | Overview                              | 41 |
| 6.10.2 | Features                              | 41 |
| 6.11   | Serial Peripheral Interface (SPI)     | 43 |
| 6.11.1 | Overview                              | 43 |
| 6.11.2 | Features                              | 43 |
| 6.12   | Timer Controller (TMR)                | 44 |
| 6.12.1 | Overview                              | 44 |
| 6.12.2 | Features                              | 44 |
| 6.13   | UART Controller (UART)                | 45 |
| 6.13.1 | Overview                              | 45 |
| 6.13.2 | Features                              | 45 |
| 6.14   | Watchdog Timer (WDT)                  | 46 |
| 6.14.1 | Overview                              | 46 |
| 6.14.2 | Features                              | 46 |
| 7 AR   | M® Cortex™-M0 core                    | 47 |
| 7.1    | Overview                              | 47 |
|        |                                       |    |

| 7.2   | Features                                             | 47 |
|-------|------------------------------------------------------|----|
| 7.3   | System Timer (SysTick)                               | 48 |
| 8 AP  | PLICATION CIRCUIT                                    | 49 |
| 9 MII | NI51XXDE ELECTRICAL CHARACTERISTICS                  |    |
| 9.1   | Absolute Maximum Ratings                             | 50 |
| 9.2   | DC Electrical Characteristics                        |    |
| 9.3   | AC Electrical Characteristics                        | 58 |
| 9.3.1 | External Input Clock                                 | 58 |
| 9.3.2 | External 4~24 MHz High Speed Crystal (HXT)           | 58 |
| 9.3.3 | Typical Crystal Application Circuits                 | 59 |
| 9.3.4 | 22.1184 MHz Internal High Speed RC Oscillator (HIRC) | 59 |
| 9.3.5 | 10 kHz Internal Low Speed RC Oscillator(LIRC)        | 60 |
| 9.4   | Analog Characteristics                               | 61 |
| 9.4.1 | 10-bit SARADC                                        | 61 |
| 9.4.2 | LDO & Power Management                               | 62 |
| 9.4.3 | Low Voltage Reset                                    | 62 |
| 9.4.4 | Brown-out Detector                                   | 63 |
| 9.4.5 | Power-on Reset                                       | 63 |
| 9.4.6 | Comparator                                           | 64 |
| 9.5   | Flash DC Electrical Characteristics                  | 65 |
| 10 PA | CKAGE DIMENSIONS                                     | 66 |
| 10.1  | 48-pin LQFP                                          | 66 |
| 10.2  | 33-pin QFN (4 mm x 4 mm)                             | 67 |
| 10.3  | 33-pin QFN (5 mm x 5 mm)                             | 68 |
| 10.4  | 20-pin TSSOP                                         | 69 |
| 11 PE | VISION HISTORY                                       | 70 |

# NuMicro MINI51<sup>™</sup> DE Series Datasheet

# nuvoTon

#### **LIST OF FIGURES**

| Figure 4.1-1 NuMicro Mini51™ Series Selection Code             | 13 |
|----------------------------------------------------------------|----|
| Figure 4.3-1 NuMicro Mini51™ Series LQFP 48-pin Diagram        | 15 |
| Figure 4.3-2 NuMicro Mini51™ Series QFN 33-pin Diagram         | 16 |
| Figure 4.3-3 NuMicro Mini51™ Series TSSOP 20-pin Diagram       | 17 |
| Figure 4.3-4 NuMicro Mini51™ Series TSSOP 20-pin Diagram       | 17 |
| Figure 5.1-1 NuMicro Mini51™ Series Block Diagram              | 22 |
| Figure 6.3-1 NuMicro Mini51™ Series Power Architecture Diagram | 29 |
| Figure 6.4-1 Clock Generator Block Diagram                     |    |
| Figure 6.4-2 System Clock Block Diagram                        | 32 |
| Figure 6.4-3 SysTick Clock Control Block Diagram               | 32 |
| Figure 6.4-4 AHB Clock Source for HCLK                         |    |
| Figure 6.4-5 Peripherals Clock Source Selection for PCLK       | 33 |
| Figure 6.4-6 Clock Source of Frequency Divider                 | 35 |
| Figure 6.4-7 Block Diagram of Frequency Divider                | 35 |
| Figure 7.1-1 Functional Block Diagram                          | 47 |
| Figure 9-1Mini5xDE Typical Crystal Application Circuit         | 59 |
| Figure 9-2Power-up Ramp Condition                              | 64 |

#### **LIST OF TABLES**

| Table 4.1-1 List of Abbreviations                         | 12 |
|-----------------------------------------------------------|----|
| Table 4.2-1NuMicro Mini51™ Series Product Selection Guide | 14 |
| Table 6.1-1 Address Space Assignments for On-Chip Modules | 23 |
| Table 6.2-1 Exception Model                               | 25 |
| Table 6.2-2 System Interrupt Map Vector Table             | 26 |
| Table 6.2-3 Vector Table Format                           | 26 |
| Table 6.3-1 Memory Mapping Table                          | 30 |
| Table 6.4-1 Peripheral Clock Source Selection Table       | 34 |

#### 1 GENERAL DESCRIPTION

The NuMicro Mini51™ series 32-bit microcontroller is embedded with ARM<sup>®</sup> Cortex™-M0 core for industrial control and applications which require high performance, high integration, and low cost. The Cortex™-M0 is the newest ARM<sup>®</sup> embedded processor with 32-bit performance at a cost equivalent to the traditional 8-bit microcontroller.

The NuMicro Mini51<sup>TM</sup> series can run up to 24 MHz and operate at  $2.5V \sim 5.5V$ ,  $-40^{\circ}C \sim 105^{\circ}C$ , and thus can afford to support a variety of industrial control and applications which need high CPU performance. The NuMicro Mini51<sup>TM</sup> series offers 4K/8K/16K-bytes embedded program flash, size configurable data flash (shared with program flash), 2K-byte flash for the ISP, and 2K-byte SRAM.

Many system level peripheral functions, such as I/O Port, Timer, UART, SPI, I<sup>2</sup>C, PWM, ADC, Watchdog Timer, Analog Comparator and Brown-out Detector, have been incorporated into the NuMicro Mini51™ series in order to reduce component count, board space and system cost. These useful functions make the NuMicro Mini51™ series powerful for a wide range of applications.

Additionally, the NuMicro Mini51™ series is equipped with ISP (In-System Programming) and ICP (In-Circuit Programming) functions, which allow the user to update the program memory without removing the chip from the actual end product.

#### 2 FEATURES

- Core
  - ARM<sup>®</sup> Cortex<sup>TM</sup>-M0 core running up to 24 MHz
  - One 24-bit system timer
  - Supports Low Power Sleep mode
  - A single-cycle 32-bit hardware multiplier
  - NVIC for the 32 interrupt inputs, each with 4-level of priority
  - Supports Serial Wire Debug (SWD) interface and two watch points/four breakpoints
- Built-in LDO for wide operating voltage ranged: 2.5 V to 5.5 V
- Memory
  - 4 KB/ 8 KB/ 16 KB Flash memory for program memory (APROM)
  - Configurable Flash memory for data memory (Data Flash)
  - 2 KB Flash for loader (LDROM)
  - 2 KB SRAM for internal scratch-pad RAM (SRAM)
- Clock Control
  - Programmable system clock source
    - Switch clock sources on-the-fly
  - 4 ~ 24 MHz external crystal input (HXT)
  - 32.768 kHz external crystal input (LXT) for Power-down wake-up and system operation clock
  - 22.1184 MHz internal oscillator (HIRC) (1% accuracy at 25°C, 5V)
    - ◆ Dynamically calibrating the HIRC OSC to 22.1184 MHz ±1% from -40°C to 105°C by external 32.768K crystal oscillator (LXT)
  - 10 kHz internal low-power oscillator (LIRC) for Watchdog Timer and Powerdown wake-up
- I/O Port
  - Up to 30 general-purpose I/O (GPIO) pins for LQFP-48 package
  - Four I/O modes:
    - Input-only with high impendence
    - Push-pull output
    - Open-drain output
    - ◆ Quasi-bidirectional
  - TTL/Schmitt trigger input selectable
  - I/O pin can be configured as interrupt source with edge/level setting
  - Supports high driver and high sink I/O mode
  - Configurable default I/O mode of all pins after POR
- Timer

- Provides two channel 32-bit timers. One 8-bit pre-scale counter with 24-bit up counter for each timer
- Independent clock source for each timer
- Provides One-shot, Periodic, Toggle and Continuous operation modes
- 24-bit up counter value is readable through TDR (Timer Data Register)
- Provides trigger counting/free counting/counter reset function triggered by external capture pin or internal comparator signal
- Provides event counter function
- Supports wake-up from Idle or Power-down mode
- WDT (Watchdog Timer)
  - Multiple clock sources
  - Supports wake-up from Idle or Power-down mode
  - Interrupt or reset selectable on watchdog time-out
- PWM
  - Independent 16-bit PWM duty control units with maximum six outputs
  - Supports group/synchronous/independent/ complementary modes
  - Supports One-shot or Auto-reload mode
  - Supports Edge-aligned and Center-aligned type
  - Programmable dead-zone insertion between complementary channels
  - Each output has independent polarity setting control
  - Hardware fault brake protections
  - Supports duty, period, and fault break interrupts
  - Supports duty/period trigger ADC conversion
  - Timer comparing matching event trigger PWM to do phase change
  - Supports comparator event trigger PWM to force PWM output low for current period
  - Provides interrupt accumulation function
- UART (Universal Asynchronous Receiver/Transmitters)
  - One UART device
  - Buffered receiver and transmitter, each with 16-byte FIFO
  - Optional flow control function (CTSn and RTSn)
  - Supports IrDA (SIR) function
  - Programmable baud-rate generator up to 1/16 system clock
  - Supports RS-485 function
- SPI (Serial Peripheral Interface)
  - One SPI devices
  - Supports Master/Slave mode

- Full-duplex synchronous serial data transfer
- Provides 3-wire function
- Variable length of transfer data from 8 to 32 bits
- MSB or LSB first data transfer
- Rx latching data can be either at rising edge or at falling edge of serial clock
- Tx sending data can be either at rising edge or at falling edge of serial clock
- Supports Byte Suspend mode in 32-bit transmission
- 4-level depth FIFO buffer
- I<sup>2</sup>C
  - Supports Master/Slave mode
  - Bidirectional data transfer between masters and slaves
  - Multi-master bus (no central master)
  - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
  - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
  - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
  - Programmable clocks allow for versatile rate control
  - Supports 7-bit addressing mode
  - Supports multiple address recognition (four slave addresses with mask option)
  - Supports Power-down wake-up function
  - Support FIFO function
- ADC (Analog-to-Digital Converter)
  - 10-bit SAR ADC with 300K SPS
  - Up to 8-ch single-end input and one internal input from band-gap
  - Conversion started either by software trigger, PWM trigger, or external pin trigger
  - Supports conversion value monitoring (or comparison) for threshold voltage detection
- Analog Comparator
  - Two analog comparators with programmable 16-level internal voltage reference
  - Build-in CRV (comparator reference voltage)
  - Supports Hysteresis function
  - Interrupt when compared results changed
- ISP (In-System Programming) and ICP (In-Circuit Programming)
- BOD (Brown-out Detector)
- With 4 programmable threshold levels: 4.4V/3.7V/2.7V/2.2V

### **NuMicro MINI51**<sup>™</sup> **DE Series Datasheet**



- Supports Brown-out interrupt and reset option
- 96-bit unique ID
- LVR (Low Voltage Reset)
  - Threshold voltage level: 2.0V
- Operating Temperature: -40°C ~105°C
- Reliability: EFT > ± 4KV, ESD HBM pass 4KV
- Packages:
  - Green package (RoHS)
  - 48-pin LQFP (7x7), 33-pin QFN (5x5), 33-pin QFN (4x4), 20-pin TSSOP

#### 3 ABBREVIATIONS

| Acronym | Description                                      |
|---------|--------------------------------------------------|
| ACMP    | Analog Comparator Controller                     |
| ADC     | Analog-to-Digital Converter                      |
| AHB     | Advanced High-Performance Bus                    |
| APB     | Advanced Peripheral Bus                          |
| BOD     | Brown-out Detection                              |
| DAP     | Debug Access Port                                |
| FIFO    | First In, First Out                              |
| FMC     | Flash Memory Controller                          |
| GPIO    | General-Purpose Input/Output                     |
| HCLK    | The Clock of Advanced High-Performance Bus       |
| HIRC    | 22.1184 MHz Internal High Speed RC Oscillator    |
| HXT     | 4~24 MHz External High Speed Crystal Oscillator  |
| ICP     | In Circuit Programming                           |
| ISP     | In System Programming                            |
| ISR     | Interrupt Service Routine                        |
| LDO     | Low Dropout Regulator                            |
| LIRC    | 10 kHz internal low speed RC oscillator (LIRC)   |
| LXT     | 32.768 kHz External Low Speed Crystal Oscillator |
| NVIC    | Nested Vectored Interrupt Controller             |
| PCLK    | The Clock of Advanced Peripheral Bus             |
| PWM     | Pulse Width Modulation                           |
| SPI     | Serial Peripheral Interface                      |
| SPS     | Samples per Second                               |
| TMR     | Timer Controller                                 |
| UART    | Universal Asynchronous Receiver/Transmitter      |
| UCID    | Unique Customer ID                               |
| WDT     | Watchdog Timer                                   |

Table 4.1-1 List of Abbreviations

#### 4 PARTS INFORMATION LIST AND PIN CONFIGURATION

#### 4.1 NuMicro Mini51™ Series Selection Code



Figure 4.1-1 NuMicro Mini51™ Series Selection Code

#### 4.2 NuMicro Mini51™ Series Product Selection Guide

| Part No.   | APROM  | РΛМ  | Data Flash   | ISP<br>Loader | 1/0         | Timer        | Conn | ectiv | ity | Comp. | DWM     | ADC      | ISP<br>ICP | IRC<br>22.1184 | Package        |
|------------|--------|------|--------------|---------------|-------------|--------------|------|-------|-----|-------|---------|----------|------------|----------------|----------------|
| Tartino.   | AI KOW | IXAW | Data Hasii   | ROM           | 1/0         |              | UART | SPI   | ľC  | Comp. | 1 44141 | ADC      | IAP        | MHz            | 1 ackage       |
| MINI51FDE  | 4 KB   | 2 KB | Configurable | 2 KB          | up to<br>17 | 2x<br>32-bit | 13   | 1     | 1   | Þ     | 3       | 4x10-bit | v          | V              | TSSOP20        |
| MINI51LDE  | 4 KB   | 2 KB | Configurable | 2 KB          | up to<br>30 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | LQFP48         |
| MINI51ZDE  | 4 KB   | 2 KB | Configurable | 2 KB          | up to<br>29 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | QFN33<br>(5x5) |
| MINI51TDE  | 4 KB   | 2 KB | Configurable | 2 KB          | up to<br>29 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | QFN33<br>(4x4) |
| MINI52FDE  | 8 KB   | 2 KB | Configurable | 2 KB          | up to       | 2x<br>32-bit | 1    | 1     | 1   | -     | 3       | 4x10-bit | ٧          | V              | TSSOP20        |
| MINI52LDE  | 8 KB   | 2 KB | Configurable | 2 KB          | up to<br>30 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | LQFP48         |
| MINI52ZDE  | 8 KB   | 2 KB | Configurable | 2 KB          | up to<br>29 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | QFN33<br>(5x5) |
| MINI52TDE  | 8 KB   | 2 KB | Configurable | 2 KB          | up to<br>29 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | QFN33<br>(4x4) |
| MINI54FDE  | 16 KB  | 2 KB | Configurable | 2 KB          | up to<br>17 | 2x<br>32-bit | 1    | 1     | 1   | -     | 3       | 4x10-bit | ٧          | V              | TSSOP20        |
| MINI54LDE  | 16 KB  | 2 KB | Configurable | 2 KB          | up to<br>30 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | LQFP48         |
| MINI54ZDE  | 16 KB  | 2 KB | Configurable | 2 KB          | up to<br>29 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | QFN33<br>(5x5) |
| MINI54TDE  | 16 KB  | 2 KB | Configurable | 2 KB          | up to<br>29 | 2x<br>32-bit | 1    | 1     | 1   | 2     | 6       | 8x10-bit | ٧          | V              | QFN33<br>(4x4) |
| *MINI54FHC | 16 KB  | 2 KB | Configurable | 2 KB          | up to       | 2x<br>32-bit | 1    | 1     | 1   | -     | 6       | 3x10-bit | ٧          | V              | TSSOP20        |

Table 4.2-1NuMicro Mini51™ Series Product Selection Guide

<sup>\*</sup> Mini54FHC is a special part number, not pin to pin compatible to others Mini51series part number.

#### 4.3 PIN CONFIGURATION

#### 4.3.1 LQFP 48-pin



Figure 4.3-1 NuMicro Mini51™ Series LQFP 48-pin Diagram

#### 4.3.2 QFN 33-pin



Figure 4.3-2 NuMicro Mini51™ Series QFN 33-pin Diagram

#### 4.3.3 TSSOP 20-pin



Figure 4.3-3 NuMicro Mini51™ Series TSSOP 20-pin Diagram

#### 4.3.4 Mini54FHC (TSSOP20-pin)



Figure 4.3-4 NuMicro Mini51™ Series TSSOP 20-pin Diagram

### 4.4 Pin Description

|                | Pin Number    |                 |                          |                  |          |                                                                                                                                                                                                                                                                                                               |
|----------------|---------------|-----------------|--------------------------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP<br>48-pin | QFN<br>33-pin | TSSOP<br>20-pin | Mini54FHCT<br>SSOP20-pin | Pin Name         | Pin Type | Description                                                                                                                                                                                                                                                                                                   |
| 1              |               |                 |                          | NC               | 4/       | Not connected                                                                                                                                                                                                                                                                                                 |
|                |               |                 |                          | P1.5             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                               |
| 2              | 1             | 4               |                          | AIN5             | Al       | ADC analog input pin                                                                                                                                                                                                                                                                                          |
|                |               |                 |                          | ACMP0_P          | Al       | Analog comparator positive input pin                                                                                                                                                                                                                                                                          |
| 3              | 2             | 5               | 5                        | /RESET           | I(ST)    | The Schmitt trigger input pin for hardware device reset. A "Low" on this pin for 768 clock counter of Internal RC 22.1184 MHz while the system clock is running will reset the device. /RESET pin has an internal pull-up resistor allowing power-on reset by simply connecting an external capacitor to GND. |
|                |               |                 |                          | P3.0             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                               |
| 4              | 3             |                 |                          | AIN6             | Al       | ADC analog input pin                                                                                                                                                                                                                                                                                          |
|                |               |                 |                          | ACMP1_N          | Al       | Analog comparator negative input pin                                                                                                                                                                                                                                                                          |
| 5              |               |                 |                          | AV <sub>SS</sub> | AP       | Ground pin for analog circuit                                                                                                                                                                                                                                                                                 |
| 6              | 4             |                 |                          | P5.4             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                               |
|                |               |                 |                          | P3.1             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                               |
| 7              | 5             |                 |                          | AIN7             | Al       | ADC analog input pin                                                                                                                                                                                                                                                                                          |
|                |               |                 |                          | ACMP1_P          | AI       | Analog comparator positive input pin                                                                                                                                                                                                                                                                          |
|                |               |                 |                          | P3.2             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                               |
|                |               |                 |                          | INT0             | ı        | External interrupt 0 input pin                                                                                                                                                                                                                                                                                |
| 8              | 6             | 6               | 6                        | STADC            | I        | ADC external trigger input pin                                                                                                                                                                                                                                                                                |
|                |               |                 |                          | T0EX             | ı        | Timer 0 external capture/reset trigger input pin                                                                                                                                                                                                                                                              |
|                |               |                 |                          | ACMP1_P          | AI       | Analog comparator positive input pin                                                                                                                                                                                                                                                                          |
| 100            |               |                 |                          | P3.4             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                               |
| 0              | 7             | 7               | 7                        | Т0               | I/O      | Timer 0 external event counter input pin                                                                                                                                                                                                                                                                      |
| 9              | 7             | 7               | 7                        | SDA              | I/O      | I <sup>2</sup> C data I/O pin                                                                                                                                                                                                                                                                                 |
| 100            | 10            |                 |                          | ACMP1_P          | AI       | Analog comparator positive input pin                                                                                                                                                                                                                                                                          |
| 9              | 3             | 3               |                          | P3.5             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                               |
| 10             | 8             | 8               | 0                        | T1               | I/O      | Timer 1 external event counter input pin                                                                                                                                                                                                                                                                      |
| 10             | 0             | 0               | 8                        | SCL              | I/O      | I <sup>2</sup> C clock I/O pin                                                                                                                                                                                                                                                                                |
|                |               | 50              | -(6)                     | ACMP1_P          | AI       | Analog comparator positive input pin                                                                                                                                                                                                                                                                          |
| 11             |               | 40              | V Z                      | NC               |          | Not connected.                                                                                                                                                                                                                                                                                                |
| 12             |               | ï               |                          | NC               |          | Not connected.                                                                                                                                                                                                                                                                                                |
| 13             |               |                 | 18.0%                    | NC               |          | Not connected.                                                                                                                                                                                                                                                                                                |

| Pin Number     |               |                 |                          |          |                               |                                                                                                                  |
|----------------|---------------|-----------------|--------------------------|----------|-------------------------------|------------------------------------------------------------------------------------------------------------------|
| LQFP<br>48-pin | QFN<br>33-pin | TSSOP<br>20-pin | Mini54FHCT<br>SSOP20-pin | Pin Name | Pin Type                      | Description                                                                                                      |
|                |               |                 |                          | P3.6     | 1/0                           | General purpose digital I/O pin.                                                                                 |
|                |               |                 |                          | ACMP0_O  | 0                             | Analog comparator output pin.                                                                                    |
| 14             | 9             |                 | ско                      | 0        | Frequency divider output pin. |                                                                                                                  |
|                |               |                 |                          | T1EX     | ı                             | Timer 1 external capture/reset trigger input pin.                                                                |
|                |               |                 |                          | P5.1     | I/O                           | General purpose digital I/O pin.                                                                                 |
| 15             | 10            | 9               |                          | XTAL2    | 0                             | The output pin from the internal inverting amplifier. It emits the inverted signal of XTAL1.                     |
|                |               |                 |                          | P5.0     | I/O                           | General purpose digital I/O pin.                                                                                 |
| 16             | 11            | 10              |                          | XTAL1    | ı                             | The input pin to the internal inverting amplifier. The system clock could be from external crystal or resonator. |
| 17             | 12            | 44              | 0                        | V        | В                             | Cround his for digital size it                                                                                   |
| 17             | 33            | 11              | 9                        | $V_{SS}$ | P                             | Ground pin for digital circuit.                                                                                  |
| 18             |               |                 |                          | LDO_CAP  | Р                             | LDO output pin.                                                                                                  |
| 19             |               |                 |                          | P5.5     | 1/0                           | General purpose digital I/O pin.  User program must enable pull-up resistor in the QFN-33 package.               |
|                |               |                 |                          | P5.2     | I/O                           | General purpose digital I/O pin.                                                                                 |
| 20             | 13            |                 |                          | INT1     | ı                             | External interrupt 1 input pin.                                                                                  |
| 21             |               |                 |                          | NC       |                               | Not connected.                                                                                                   |
| 00             | 4.4           |                 | 40                       | P2.2     | I/O                           | General purpose digital I/O pin.                                                                                 |
| 22             | 14            |                 | 10                       | PWM0     | 0                             | PWM0 output of PWM unit.                                                                                         |
| 00             | 45            |                 | 44                       | P2.3     | I/O                           | General purpose digital I/O pin.                                                                                 |
| 23             | 15            |                 | 11                       | PWM1     | 0                             | PWM1 output of PWM unit.                                                                                         |
| 24             | 16            | 12              | 10                       | P2.4     | I/O                           | General purpose input/output digital pin.                                                                        |
| 24             | 16            | 12              | 12                       | PWM2     | 0                             | PWM2 output of PWM unit.                                                                                         |
| 0.5            | 47            | 40              | 40                       | P2.5     | I/O                           | General purpose digital I/O pin.                                                                                 |
| 25             | 17            | 13              | 13                       | PWM3     | 0                             | PWM3 output of PWM unit.                                                                                         |
| 0              | 200           | 2)              |                          | P2.6     | I/O                           | General purpose digital I/O pin.                                                                                 |
| 26             | 18 14 PWM4    | 0               | PWM4 output of PWM unit. |          |                               |                                                                                                                  |
|                | 30            | 1               | 6                        | ACMP1_O  | 0                             | Analog comparator output pin.                                                                                    |
| 27             |               | (金)             | (O) (                    | NC       |                               | Not connected.                                                                                                   |
| 28             |               | MC              |                          | NC       |                               | Not connected.                                                                                                   |
| 29             | 19            | 14              | 15                       | P4.6     | I/O                           | General purpose digital I/O pin.                                                                                 |

|                | Pin Number    |                 |                          |                  |          |                                       |  |
|----------------|---------------|-----------------|--------------------------|------------------|----------|---------------------------------------|--|
| LQFP<br>48-pin | QFN<br>33-pin | TSSOP<br>20-pin | Mini54FHCT<br>SSOP20-pin | Pin Name         | Pin Type | Description                           |  |
|                |               |                 |                          | ICE_CLK          | 8h       | Serial wired debugger clock pin.      |  |
|                |               |                 |                          | P4.7             | 1/0      | General purpose digital I/O pin.      |  |
| 30             | 20            | 15              | 16                       | ICE_DAT          | 1/0      | Serial wired debugger data pin.       |  |
| 31             |               |                 |                          | NC               |          | Not connected.                        |  |
|                |               | 4.0             |                          | P0.7             | I/O      | General purpose digital I/O pin.      |  |
| 32             | 21            | 16              | 17                       | SPICLK           | I/O      | SPI serial clock pin.                 |  |
|                |               |                 | 40                       | P0.6             | I/O      | General purpose digital I/O pin.      |  |
| 33             | 22            | 17              | 18                       | MISO             | I/O      | SPI MISO (master in/slave out) pin.   |  |
| 0.4            |               | 40              | 40                       | P0.5             | I/O      | General purpose digital I/O pin.      |  |
| 34             | 23            | 18              | 19                       | MOSI             | 0        | SPI MOSI (master out/slave in) pin.   |  |
|                |               |                 |                          | P0.4             | I/O      | General purpose digital I/O pin.      |  |
| 35             | 24            | 19              | 20                       | SPISS            | I/O      | SPI slave select pin.                 |  |
|                |               |                 |                          | PWM5             | 0        | PWM5 output of PWM unit.              |  |
| 36             |               |                 |                          | NC               |          | Not connected.                        |  |
|                |               |                 |                          | P0.1             | I/O      | General purpose digital I/O pin.      |  |
|                |               |                 |                          | RTSn             | 0        | UART RTS pin.                         |  |
| 37             | 25            |                 |                          | RX               | ı        | UART data receiver input pin.         |  |
|                |               |                 |                          | SPISS            | I/O      | SPI slave select pin.                 |  |
|                |               |                 |                          | P0.0             | I/O      | General purpose digital I/O pin.      |  |
| 38             | 26            |                 |                          | CTSn             | ı        | UART CTS pin.                         |  |
|                |               |                 |                          | TX               | 0        | UART transmitter output pin.          |  |
| 39             |               |                 |                          | NC               |          | Not connected.                        |  |
| 40             |               |                 |                          | NC               |          | Not connected.                        |  |
| 7.7            | C.,           |                 |                          | P5.3             | I/O      | General purpose digital I/O pin.      |  |
| 41             | 27            |                 |                          | AIN0             | Al       | ADC analog input pin.                 |  |
| 42             | 3             | 3               |                          | $V_{DD}$         | Р        | Power supply for digital circuit.     |  |
| 43             | 28            | 20              | 1                        | AV <sub>DD</sub> | Р        | Power supply for analog circuit.      |  |
|                | 8             |                 | 2                        | P1.0             | I/O      | General purpose digital I/O pin.      |  |
| 44             | 29            | 350 J           | (A)                      | AIN1             | AI       | ADC analog input pin.                 |  |
|                |               | 40              | 7                        | ACMP0_P          | AI       | Analog comparator positive input pin. |  |
|                |               | - 1             | 30 (                     | P1.2             | I/O      | General purpose digital I/O pin.      |  |
| 45             | 30            | 1               | 2                        | AIN2             | Al       | ADC analog input pin.                 |  |

|                | Pin Number    |                 |                          |          |          |                                       |  |
|----------------|---------------|-----------------|--------------------------|----------|----------|---------------------------------------|--|
| LQFP<br>48-pin | QFN<br>33-pin | TSSOP<br>20-pin | Mini54FHCT<br>SSOP20-pin | Pin Name | Pin Type | Description                           |  |
|                |               |                 |                          | RX       | 9/2      | UART data receiver input pin.         |  |
|                |               |                 |                          | ACMP0_P  | AI       | Analog comparator positive input pin. |  |
|                |               |                 |                          | P1.3     | 1/0      | General purpose digital I/O pin.      |  |
|                |               |                 |                          | AIN3     | AI       | ADC analog input pin.                 |  |
| 46             | 31            | 2               | 3                        | TX       | 0        | UART transmitter output pin.          |  |
|                |               |                 |                          | ACMP0_P  | AI       | Analog comparator positive input pin. |  |
|                |               |                 |                          | P1.4     | 1/0      | General purpose digital I/O pin.      |  |
| 47             | 32            | 3               | 4                        | AIN4     | I/O      | PWM5: PWM output/Capture input.       |  |
|                |               |                 |                          | ACMP0_N  | AI       | Analog comparator negative input pin. |  |
| 48             |               |                 |                          | NC       |          | Not connected.                        |  |

<sup>[1]</sup> I/O type description. I: input, O: output, I/O: quasi bi-direction, D: open-drain, P: power pin, ST: Schmitt trigger, A: Analog input.

#### 5 BLOCK DIAGRAM

#### 5.1 NuMicro Mini51™ Block Diagram



Figure 5.1-1 NuMicro Mini51™ Series Block Diagram

#### **6 FUNCTIONAL DESCRIPTION**

#### 6.1 Memory Organization

#### 6.1.1 Overview

The NuMicro Mini51™ series provides 4G-byte addressing space. The addressing space assigned to each on-chip controllers is shown the following table. The detailed register definition, addressing space, and programming details will be described in the following sections for each on-chip peripheral. The NuMicro Mini51™ series only supports little-endian data format.

#### 6.1.2 System Memory Map

The memory locations assigned to each on-chip controllers are shown in the following table.

| Addressing Space              | Token           | Modules                                          |
|-------------------------------|-----------------|--------------------------------------------------|
| Flash and SRAM Memory Space   |                 | 12 Os                                            |
| 0x0000_0000 - 0x0000_3FFF     | FLASH_BA        | Flash Memory Space (16 KB)                       |
| 0x2000_0000 - 0x2000_07FF     | SRAM_BA         | SRAM Memory Space (2 KB)                         |
| AHB Modules Space (0x5000_00  | 00 – 0x501F_FFF | F)                                               |
| 0x5000_0000 - 0x5000_01FF     | GCR_BA          | System Global Control Registers                  |
| 0x5000_0200 - 0x5000_02FF     | CLK_BA          | Clock Control Registers                          |
| 0x5000_0300 - 0x5000_03FF     | INT_BA          | Interrupt Multiplexer Control Registers          |
| 0x5000_4000 - 0x5000_7FFF     | GP_BA           | GPIO (P0~P5) Control Registers                   |
| 0x5000_C000 - 0x5000_FFFF     | FMC_BA          | Flash Memory Control Registers                   |
| APB Modules Space (0x4000_00  | 00 – 0x401F_FFF | F)                                               |
| 0x4000_4000 - 0x4000_7FFF     | WDT_BA          | Watchdog Timer Control Registers                 |
| 0x4001_0000 - 0x4001_3FFF     | TMR_BA          | Timer0/Timer1 Control Registers                  |
| 0x4002_0000 - 0x4002_3FFF     | I2C_BA          | I <sup>2</sup> C Interface Control Registers     |
| 0x4003_0000 - 0x4003_3FFF     | SPI_BA          | SPI with Master/slave Function Control Registers |
| 0x4004_0000 - 0x4004_3FFF     | PWM_BA          | PWM Control Registers                            |
| 0x4005_0000 - 0x4005_3FFF     | UART_BA         | UART Control Registers                           |
| 0x400D_0000 - 0x400D_3FFF     | ACMP_BA         | Analog Comparator Control Registers              |
| 0x400E_0000 - 0x400E_3FFF     | ADC_BA          | Analog-Digital-Converter (ADC) Control Registers |
| System Control Space (0xE000_ | E000 – 0xE000_E | FFF)                                             |
| 0xE000_E010 - 0xE000_E0FF     | SCS_BA          | System Timer Control Registers                   |
| 0xE000_E100 - 0xE000_ECFF     | SCS_BA          | Nested Vectored Interrupt Control Registers      |
| 0xE000_ED00 - 0xE000_ED8F     | SCB_BA          | System Control Block Registers                   |

Table 6.1-1 Address Space Assignments for On-Chip Modules

#### 6.2 Nested Vectored Interrupt Controller (NVIC)

#### 6.2.1 Overview

The Cortex™-M0 CPU provides an interrupt controller as an integral part of the exception mode, named as "Nested Vectored Interrupt Controller (NVIC)", which is closely coupled to the processor core and provides following features.

#### 6.2.2 Features

- Nested and Vectored interrupt support
- Automatic processor state saving and restoration
- Dynamic priority change
- Reduced and deterministic interrupt latency

The NVIC prioritizes and handles all supported exceptions. All exceptions are handled in "Handler Mode". This NVIC architecture supports 32 (IRQ[31:0]) discrete interrupts with 4 levels of priority. All of the interrupts and most of the system exceptions can be configured to different priority levels. When an interrupt occurs, the NVIC will compare the priority of the new interrupt to the current running one's priority. If the priority of the new interrupt is higher than the current one, the new interrupt handler will override the current handler.

When an interrupt is accepted, the starting address of the Interrupt Service Routine (ISR) is fetched from a vector table in memory. There is no need to determine which interrupt is accepted and branch to the starting address of the correlated ISR by software. While the starting address is fetched, NVIC will also automatically save processor state including the registers "PC, PSR, LR, R0~R3, R12" to the stack. At the end of the ISR, the NVIC will restore the mentioned registers from stack and resume the normal execution. Thus it will take less and deterministic time to process the interrupt request.

The NVIC supports "Tail Chaining" which handles back-to-back interrupts efficiently without the overhead of states saving and restoration and therefore reduces delay time in switching to pending ISR at the end of current ISR. The NVIC also supports "Late Arrival" which improves the efficiency of concurrent ISRs. When a higher priority interrupt request occurs before the current ISR starts to execute (at the stage of state saving and starting address fetching), the NVIC will give priority to the higher one without delay penalty. Thus it advances the real-time capability.

For more detailed information, please refer to the "ARM<sup>®</sup> Cortex™-M0 Technical Reference Manual" and "ARM<sup>®</sup> v6-M Architecture Reference Manual".



#### 6.2.3 Exception Model and System Interrupt Map

The following table lists the exception model supported by NuMicro Mini51™ series. Software can set four levels of priority on some of these exceptions as well as on all interrupts. The highest user-configurable priority is denoted as 0 and the lowest priority is denoted as 3. The default priority of all the user-configurable interrupts is 0. Note that the priority 0 is treated as the fourth priority on the system, after three system exceptions "Reset", "NMI" and "Hard Fault".

| Exception Name           | Vector Number | Priority     |  |
|--------------------------|---------------|--------------|--|
| Reset                    | 1 339         | -3           |  |
| NMI                      | 2             | -2           |  |
| Hard Fault               | 3             | 20 D         |  |
| Reserved                 | 4 ~ 10        | Reserved     |  |
| SVCall                   | 11            | Configurable |  |
| Reserved                 | 12 ~ 13       | Reserved     |  |
| PendSV                   | 14            | Configurable |  |
| SysTick                  | 15            | Configurable |  |
| Interrupt (IRQ0 ~ IRQ31) | 16 ~ 47       | Configurable |  |

Table 6.2-1 Exception Model

| Exception<br>Number | Interrupt Number<br>(Bit In Interrupt<br>Registers) | Interrupt Name | Source<br>Module | Interrupt Description                                       | Power-Down<br>Wake-Up |
|---------------------|-----------------------------------------------------|----------------|------------------|-------------------------------------------------------------|-----------------------|
| 1 ~ 15              | -                                                   | -              | -                | System exceptions                                           | -                     |
| 16                  | 0                                                   | BOD_OUT        | Brown-out        | Brown-out low voltage detected interrupt                    | Yes                   |
| 17                  | 1                                                   | WDT_INT        | WDT              | Watchdog Timer interrupt                                    | Yes                   |
| 18                  | 2                                                   | EINT0          | GPIO             | External signal interrupt from P3.2 pin                     | Yes                   |
| 19                  | 3                                                   | EINT1          | GPIO             | External signal interrupt from P5.2 pin                     | Yes                   |
| 20                  | 4                                                   | GP0/1_INT      | GPIO             | External signal interrupt from GPIO group P0~P1             | Yes                   |
| 21                  | 5                                                   | GP2/3/4_INT    | GPIO             | External signal interrupt from GPIO group P2~P4 except P3.2 | Yes                   |
| 22                  | 6                                                   | PWM_INT        | PWM              | PWM interrupt                                               | No                    |
| 23                  | 7 0                                                 | BRAKE_INT      | PWM              | PWM interrupt                                               | No                    |
| 24                  | 8                                                   | TMR0_INT       | TMR0             | Timer 0 interrupt                                           | Yes                   |
| 25                  | 9                                                   | TMR1_INT       | TMR1             | Timer 1 interrupt                                           | Yes                   |
| 26 ~ 27             | 10 ~ 11                                             | 0 60           | -                | -                                                           |                       |
| 28                  | 12                                                  | UART_INT       | UART             | UART interrupt                                              | Yes                   |

| Exception<br>Number | Interrupt Number<br>(Bit In Interrupt<br>Registers) | Interrupt Name    | Source<br>Module                                                           | Interrupt Description                                    | Power-Down<br>Wake-Up |
|---------------------|-----------------------------------------------------|-------------------|----------------------------------------------------------------------------|----------------------------------------------------------|-----------------------|
| 29                  | 13                                                  | -                 | - 95                                                                       |                                                          |                       |
| 30                  | 14                                                  | SPI_INT           | SPI                                                                        | SPI interrupt                                            | No                    |
| 31                  | 15                                                  | -                 | -                                                                          | Car All                                                  |                       |
| 32                  | 16                                                  | GP5_INT           | GPIO                                                                       | External signal interrupt from GPIO group P5 except P5.2 | Yes                   |
| 33                  | 17                                                  | HIRC_TRIM_IN<br>T | HIRC HIRC trim interrupt                                                   |                                                          | No                    |
| 34                  | 18                                                  | I2C_INT           | I <sup>2</sup> C I <sup>2</sup> C interrupt                                |                                                          | Yes                   |
| 35 ~ 40             | 19 ~ 24                                             | -                 |                                                                            |                                                          | n.                    |
| 41                  | 25                                                  | ACMP_INT          | P_INT ACMP Analog Comparator 0 or Comparator 1 interrupt                   |                                                          | Yes                   |
| 42 ~ 43             | 26 ~ 27                                             | -                 |                                                                            |                                                          | 40, 40                |
| 44                  | 28                                                  | PWRWU_INT         | CLKC Clock controller interrupt for chip wake-<br>up from Power-down state |                                                          | Yes                   |
| 45                  | 29                                                  | ADC_INT           | ADC                                                                        | ADC interrupt                                            | No                    |
| 46 ~ 47             | 30 ~ 31                                             | -                 | -                                                                          | -                                                        |                       |

Table 6.2-2 System Interrupt Map Vector Table

#### 6.2.4 Vector Table

When an interrupt is accepted, the processor will automatically fetch the starting address of the interrupt service routine (ISR) from a vector table in memory. For ARMv6-M, the vector table based address is fixed at 0x00000000. The vector table contains the initialization value for the stack pointer on reset, and the entry point addresses for all exception handlers. The vector number on previous page defines the order of entries in the vector table associated with the exception handler entry as illustrated in previous section.

| 2 | Vector Table Word Offset (Bytes) | Description                                         |  |
|---|----------------------------------|-----------------------------------------------------|--|
|   | 0x00                             | Initial Stack Pointer Value                         |  |
|   | Exception Number * 0x04          | Exception Entry Pointer using that Exception Number |  |

Table 6.2-3 Vector Table Format



#### 6.2.5 Operation Description

NVIC interrupts can be enabled and disabled by writing to their corresponding Interrupt Set-Enable or Interrupt Clear-Enable register bit-field. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current enabled state of the corresponding interrupts. When an interrupt is disabled, interrupt assertion will cause the interrupt to become Pending; however, the interrupt will not be activated. If an interrupt is Active when it is disabled, it remains in its Active state until cleared by reset or an exception return. Clearing the enable bit prevents new activations of the associated interrupt.

NVIC interrupts can be pended/un-pended using a complementary pair of registers to those used to enable/disable the interrupts, named the Set-Pending Register and Clear-Pending Register respectively. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current pended state of the corresponding interrupts. The Clear-Pending Register has no effect on the execution status of an Active interrupt.

NVIC interrupts are prioritized by updating an 8-bit field within a 32-bit register (each register supporting four interrupts).

The general registers associated with the NVIC are all accessible from a block of memory in the System Control Space and will be described in next section.

#### 6.3 System Manager

#### 6.3.1 Overview

System management includes the following sections:

- System Reset
- System Power Architecture
- System Memory Map
- System management registers for Part Number ID, chip reset and on-chip controllers reset, and multi-functional pin control
- System Timer (SysTick)
- Nested Vectored Interrupt Controller (NVIC)
- System Control registers

#### 6.3.2 System Reset

The system reset can be included by one of the following listed events. For these reset events flags can be read by RSTSRC register.

- Power-On Reset (POR)
- Low level on the Reset Pin (/RESET)
- Watchdog Timer Time-out Reset (WDT)
- Brown-out Detector Reset (BOD)
- Cortex<sup>™</sup>-M0 MCU Reset
- CPU Reset

#### 6.3.3 System Power Architecture

In this chip, the power distribution is divided into three segments.

- Analog power from AV<sub>DD</sub> and AV<sub>SS</sub> provides the power for analog components operation. AV<sub>DD</sub> must be equal to V<sub>DD</sub> to avoid leakage current.
- Digital power from V<sub>DD</sub> and V<sub>SS</sub> supplies power to the I/O pins and internal regulator which provides a fixed 1.8V power for digital operation.
- Build-in a capacitor for internal voltage regulator

The output of internal voltage regulator, LDO\_CAP, requires an external capacitor which should be located close to the corresponding pin. Analog power ( $AV_{DD}$ ) should be the same voltage level as the digital power ( $V_{DD}$ ). The following figure shows the power distribution of the Mini51<sup>TM</sup>DE series.



Figure 6.3-1 NuMicro Mini51™ Series Power Architecture Diagram

#### 6.3.4 Whole System Memory Mapping



Table 6.3-1 Memory Mapping Table



#### 6.4 Clock Controller

#### 6.4.1 Overview

The clock controller generates clocks for the whole chip, including system clocks and all peripheral clocks. The clock controller also implements the power control function with the individually clock ON/OFF control, clock source selection and clock divider. The chip enters Power-down mode when Cortex<sup>TM</sup>-M0 core executes the WFI instruction only if the PWR\_DOWN\_EN (PWRCON[7]) bit and PD\_WAIT\_CPU (PWRCON[8]) bit are both set to 1. After that, chip enters Power-down mode and waits for wake-up interrupt source triggered to exit Power-down mode. In Power-down mode, the clock controller turns off the 4~24 MHz external high speed crystal (HXT) and 22.1184 MHz internal high speed RC oscillator (HIRC) to reduce the overall system power consumption. The following figures show the clock generator and the overview of the clock source control.

The clock generator consists of 3 sources as listed below:

- 4~24 MHz external high speed crystal oscillator (HXT) or 32.768 kHz (LXT) external low speed crystal oscillator
- 22.1184 MHz internal high speed RC oscillator (HIRC)
- 10 kHz internal low speed RC oscillator (LIRC)



Figure 6.4-1 Clock Generator Block Diagram

#### 6.4.2 System Clock and SysTick Clock

The system clock has three clock sources which are generated from clock generator block. The clock source switches depending on the register HCLK\_S (CLKSEL0[2:0]). The block diagram is shown below.



Figure 6.4-2 System Clock Block Diagram

The clock source of SysTick in Cortex<sup>TM</sup>-M0 core can use CPU clock or external clock (SYST\_CSR[2]). If using external clock, the SysTick clock (STCLK) has 4 clock sources. The clock source switches depending on the setting of the register STCLK\_S (CLKSEL0[5:3]). The block diagram is shown below.



Figure 6.4-3 SysTick Clock Control Block Diagram

#### 6.4.3 ISP Clock Source Selection

The clock source of ISP is from AHB clock (HCLK). Please refer to the register AHBCLK.



Figure 6.4-4 AHB Clock Source for HCLK

#### 6.4.4 Module Clock Source Selection

The peripheral clock has different clock source switch settings depending on different peripherals. Please refer to the CLKSEL1 and APBCLK register description in section **Error! Reference source not found.**.



Figure 6.4-5 Peripherals Clock Source Selection for PCLK

|                  | Ext. CLK (HXT Or LXT) | HIRC | LIRC | PCLK |
|------------------|-----------------------|------|------|------|
| WDT              | Yes                   | No   | Yes  | Yes  |
| Timer0           | Yes                   | Yes  | Yes  | Yes  |
| Timer1           | Yes                   | Yes  | Yes  | Yes  |
| l <sup>2</sup> C | No                    | No   | No   | Yes  |
| SPI              | No                    | No   | No   | Yes  |
| UART             | Yes                   | Yes  | No   | No   |
| PWM              | No                    | No   | No   | Yes  |
| ADC              | Yes                   | Yes  | No   | Yes  |
| ACMP             | No                    | No   | No   | Yes  |

Table 6.4-1 Peripheral Clock Source Selection Table

#### 6.4.5 Power-down Mode Clock

When chip enters Power-down mode, system clocks, some clock sources, and some peripheral clocks will be disabled. Some clock sources and peripheral clocks are still active in Power-down mode.

The clocks still kept active are listed below:

- Clock Generator
- 10 kHz internal low speed oscillator (LIRC) clock
- 32.768 kHz external low speed crystal oscillator (LXT) clock (If PD\_32K = 1 and XTLCLK\_EN[1:0] = 10)
- Peripherals Clock (When 10 kHz low speed oscillator is adopted as clock source)
  - Watchdog Clock
  - Timer 0/1 Clock

#### 6.4.6 Frequency Divider Output

This device is equipped with a power-of-2 frequency divider which is composed of 16 chained divide-by-2 shift registers. One of the 16 shift register outputs selected by a sixteen to one multiplexer is reflected to the CKO pin. Therefore there are 16 options of power-of-2 divided clocks with the frequency from  $F_{in}/2^1$  to  $F_{in}/2^{16}$  where  $F_{in}$  is input clock frequency to the clock divider.

The output formula is  $F_{out} = F_{in}/2^{(N+1)}$ , where  $F_{in}$  is the input clock frequency,  $F_{out}$  is the clock divider output frequency and N is the 4-bit value in FSEL (FRQDIV[3:0]).

When writing 1 to DIVIDER\_EN (FRQDIV[4]), the chained counter starts to count. When writing 0 to DIVIDER\_EN (FRQDIV[4]), the chained counter continuously runs till divided clock reaches low state and stay in low state.

if DIVIDER1(FRQDIV[5]) is set to 1, the frequency divider clock (FRQDIV\_CLK) will bypass power-of-2 frequency divider. The frequency divider clock will be output to CKO pin directly.



Figure 6.4-6 Clock Source of Frequency Divider



Figure 6.4-7 Block Diagram of Frequency Divider

#### 6.5 Analog Comparator (ACMP)

#### 6.5.1 Overview

The NuMicro Mini51™ Series contains two comparators which can be used in a number of different configurations. The comparator output is logic 1 when positive input greater than negative input, otherwise the output is 0. Each comparator can be configured to generate interrupt when the comparator output value changes.

#### 6.5.2 Features

- Analog input voltage range: 0 ~ AV<sub>DD</sub>
- Supports Hysteresis function
- Optional internal reference voltage source for each comparator negative input

#### 6.6 Analog-to-Digital Converter (ADC)

#### 6.6.1 Overview

The NuMicro Mini51™ series contains one 10-bit successive approximation analog-to-digital converters (SAR A/D converter) with eight input channels. The A/D converters can be started by software, external pin (STADC/P3.2) or PWM trigger.

#### 6.6.2 Features

- Analog input voltage range: 0 ~ Analog Supply Voltage from AV<sub>DD</sub>
- 10-bit resolution and 8-bit accuracy is guaranteed
- Up to eight single-end analog input channels
- 300 KSPS (AV<sub>DD</sub> 4.5V 5.5V) and 200 KSPS (AV<sub>DD</sub> 2.5V 5.5V) conversion rate
- An A/D conversion is performed one time on a specified channel
- An A/D conversion can be started by:
  - ◆ Software write 1 to ADST bit
  - ◆ External pin STADC
  - PWM trigger with optional start delay period
- Each conversion result is held in data register with valid and overrun indicators
- Conversion results can be compared with specified value and user can select whether to generate an interrupt when conversion result matches the compare register setting
- Channel 7 supports 2 input sources: External analog voltage and internal fixed bandgap voltage

#### 6.7 Flash Memory Controller (FMC)

#### 6.7.1 Overview

The NuMicro Mini51<sup>™</sup> series is equipped with 4K/8K/16K bytes on chip embedded flash memory for application program (APROM) that can be updated through ISP procedure. In-System-Programming (ISP) and In-Application-Programming (IAP) enable user to update program memory when chip is soldered on PCB. After chip power on Cortex<sup>™</sup>-M0 CPU fetches code from APROM or LDROM decided by boot select (CBS) in CONFIG0. By the way, the NuMicro Mini51<sup>™</sup> series also provides Data Flash region that is shared with APROM and its start address is configurable and defined by user in CONFIG1.

#### 6.7.2 Features

- Running up to 24 MHz with zero wait state for discontinuous address read access
- 4/8/16 Kbytes application program memory (APROM)
- 2 Kbytes in system programming (ISP) loader program memory (LDROM)
- Programmable data flash start address
- All embedded flash memory supports 512 bytes page erase
- In System Program (ISP)/In Application Program (IAP) to update on chip flash memory

#### 6.8 General Purpose I/O (GPIO)

#### 6.8.1 Overview

The NuMicro Mini51<sup>TM</sup> series have up to 30 General Purpose I/O pins to be shared with other function pins depending on the chip configuration. These 30 pins are arranged in 6 ports named as P0, P1, P2, P3, P4 and P5. Each of the 30 pins is independent and has the corresponding register bits to control the pin mode function and data.

The I/O type of each pin can be configured by software individually as Input, Push-pull output, Open-drain output, or Quasi-bidirectional mode. For Quasi-bidirectional mode, each I/O pin is equipped with a very weak individual pull-up resistor about 110 k $\Omega$  ~ 300 k $\Omega$  for V<sub>DD</sub> is from 5.0 V to 2.5 V.

#### 6.8.2 Features

- Four I/O modes:
  - Input-only with high impendence
  - Push-pull output
  - ◆ Open-drain output
  - Quasi-bidirectional
- TTL/Schmitt trigger input mode selected by Px\_MFP[23:16]
- I/O pin configured as interrupt source with edge/level setting
- I/O pin internal pull-up resistor enabled only in Quasi-bidirectional I/O mode
- Enabling the pin interrupt function will also enable the pin wake-up function
- High driver and high sink I/O mode support
- Configurable default I/O mode of all pins after reset by CIOINI (Config0[10]) setting
  - ◆ CIOINI = 0, all GPIO pins in Quasi-bidirectional mode after chip reset
  - ◆ CIOINI = 1, all GPIO pins in Input tri-state mode after chip reset (default)

#### 6.9 I2C Serial Interface Controller (I2C)

#### 6.9.1 Overview

I<sup>2</sup>C is a two-wire, bi-directional serial bus that provides a simple and efficient method of data exchange between devices. The I<sup>2</sup>C standard is a true multi-master bus including collision detection and arbitration that prevents data corruption if two or more masters attempt to control the bus simultaneously. The I<sup>2</sup>C also supports Power-down wake up function.

#### 6.9.2 Features

The I<sup>2</sup>C bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus. The main features of the bus include:

- Master/Slave mode
- Bi-directional data transfer between masters and slaves
- Multi-master bus
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allowing devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- Built-in 14-bit time-out counter that requests the I<sup>2</sup>C interrupt if the I<sup>2</sup>C bus hangs up and timer-out counter overflows
- External pull-up needed for higher output pull-up speed
- Programmable clocks allowing for versatile rate control
- Supports 7-bit addressing mode
- Supports multiple address recognition (four slave address registers with mask option)
- Supports Power-down wake-up function
- Support FIFO function

#### 6.10 Enhanced PWM Generator

#### 6.10.1 Overview

The NuMicro Mini51™ series has built one PWM unit which is specially designed for motor driving control applications. The PWM unit supports six PWM generators which can be configured as six independent PWM outputs, PWM0~PWM5, or as three complementary PWM pairs, (PWM0, PWM1), (PWM2, PWM3) and (PWM4, PWM5) with three programmable dead-zone generators.

Every complementary PWM pairs share one 8-bit prescaler. There are six clock dividers providing five divided frequencies (1, 1/2, 1/4, 1/8, 1/16) for each channel. Each PWM output has independent 16-bit counter for PWM period control, and 16-bit comparators for PWM duty control. The six PWM generators provide twelve independent PWM interrupt flags which are set by hardware when the corresponding PWM period counter comparison matched period and duty. Each PWM interrupt source with its corresponding enable bit can request PWM interrupt. The PWM generators can be configured as One-shot mode to produce only one PWM cycle signal or Auto-reload mode to output PWM waveform continuously.

To prevent PWM driving output pin with unsteady waveform, the 16-bit period down counter and 16-bit comparator are implemented with double buffer. When user writes data to counter/comparator buffer registers, the updated value will be loaded into the 16-bit down counter/ comparator at the end of current period. The double buffering feature avoids glitch at PWM outputs.

Besides PWM, Motor controlling also need Timer, ACMP and ADC to work together. In order to control motor more precisely, we provide some registers that not only configure PWM but also Timer, ADC and ACMP, by doing so, it can save more CPU time and control motor with ease especially in BLDC.

#### 6.10.2 Features

The PWM unit supports the following features:

- Independent 16-bit PWM duty control units with maximum six port pins:
  - Six independent PWM outputs PWM0, PWM1, PWM2, PWM3, PWM4, and PWM5
  - Three complementary PWM pairs, with each pin in a pair mutually complement to each other and capable of programmable dead-zone insertion (PWM0, PWM1), (PWM2, PWM3) and (PWM4, PWM5)
  - Three synchronous PWM pairs, with each pin in a pair in-phase (PWM0, PWM1), (PWM2, PWM3) and (PWM4, PWM5)
- Group control bit PWM2 and PWM4 are synchronized with PWM0, PWM3 and PWM5 are synchronized with PWM1
- One-shot (only support edge alignment mode) or Auto-reload mode PWM
- Up to 16-bit resolution
- Supports Edge-aligned and Center-aligned mode
- Programmable dead-zone insertion between complementary paired PWMs
- Each pin of PWM0 to PWM5 has independent polarity setting control
- Hardware fault brake protections

- Two Interrupt source types:
  - Synchronously requested at PWM frequency when down counter comparison matched (edge- and center-aligned mode) or underflow (edgealigned mode)
  - Requested when external fault brake asserted

♦ BKP0: EINT0 or CPO1

◆ BKP1: EINT1 or CPO0

- The PWM signals before polarity control stage are defined in the view of positive logic.
   The PWM ports is active high or active low are controlled by polarity control register.
- Supports independently rising CMR matching (in Center-aligned mode), CNR matching (in Center-aligned mode), falling CMR matching, period matching to trigger ADC conversion
- Timer comparing matching event trigger PWM to do phase change in BLDC application
- Supports ACMP output event trigger PWM to force PWM output at most one period low, this feature is usually for step motor control
- Provides interrupt accumulation function

#### 6.11 Serial Peripheral Interface (SPI)

#### 6.11.1 Overview

The Serial Peripheral Interface (SPI) applies to synchronous serial data communication and allows full duplex transfer. Devices communicate in Master/Slave mode with 4-wire bi-direction interface. The SPI controller performing a serial-to-parallel conversion on data received from a peripheral device, and a parallel-to-serial conversion on data transmitted to a peripheral device. SPI controller can be configured as a master or a slave device.

#### 6.11.2 Features

- Supports Master or Slave mode operation
- Configurable transfer bit length
- Provides four 32-bit FIFO buffers
- Supports MSB first or LSB first transfer
- Supports byte reorder function
- Supports byte or word suspend mode
- Supports Slave 3-wire mode

#### 6.12 Timer Controller (TMR)

#### 6.12.1 Overview

The Timer Controller includes two 32-bit timers, TIMER0 ~ TIMER1, allowing user to easily implement a timer control for applications. The timer can perform functions, such as frequency measurement, delay timing, clock generation, and event counting by external input pins, and interval measurement by external capture pins.

#### 6.12.2 Features

- Two sets of 32-bit timers with 24-bit up-timer and one 8-bit pre-scale counter
- Independent clock source for each channel (TMR0\_CLK, TMR1\_CLK)
- Provides four timer counting modes: one-shot, periodic, toggle and continuous counting
- Time-out period = (period of timer clock input) \* (8-bit pre-scale counter + 1) \* (24-bit TCMP)
- Maximum counting cycle time = (1 / T MHz) \* (2<sup>8</sup>) \* (2<sup>24</sup>); T is the period of timer clock
- 24-bit up counter value is readable through TDR (Timer Data Register)
- Supports event counting function to count the event from external pin (T0, T1)
- 24-bit capture value is readable through TCAP (Timer Capture Data Register)
- Supports external capture pin (T0EX, T1EX) for interval measurement
- Supports internal signal (CPO0, CPO1) for interval measurement
- Supports external capture pin (T0EX, T1EX) to reset 24-bit up counter
- Supports chip wake-up from Idle/Power-down mode if a timer interrupt signal is generated

#### 6.13 UART Controller (UART)

#### 6.13.1 Overview

The NuMicro Mini51™ series provides one channel of Universal Asynchronous Receiver/Transmitters (UART). UART Controller performs Normal Speed UART, and supports flow control function. The UART Controller performs a serial-to-parallel conversion on data received from the peripheral, and a parallel-to-serial conversion on data transmitted from the CPU. The UART controller also supports IrDA SIR Function, and RS-485 function mode.

#### 6.13.2 Features

- Full duplex, asynchronous communications
- Separates 16-byte receive and transmitted FIFO for data payloads
- Supports hardware auto flow control, flow control function (CTS, RTS) and programmable RTS flow control trigger level
- Programmable receiver buffer trigger level
- Supports programmable baud-rate generator for each channel individually
- Supports CTS wake-up function
- Supports 8-bit receiver buffer time-out detection function
- Programmable transmitting data delay time between the last stop and the next start bit by setting DLY(UA\_TOR[15:8]) register
- Supports break error, frame error, parity error and receive/transmit buffer overflow detection function
- Fully programmable serial-interface characteristics
  - Programmable number of data bit, 5-, 6-, 7-, 8- bit character
  - Programmable parity bit, even, odd, no parity or stick parity bit
  - Programmable stop bit, 1, 1.5, or 2 stop bit
- Supports IrDA SIR function mode
  - Supports 3/16-bit duration for normal mode
- Supports RS-485 function mode
  - Supports RS-485 9-bit mode
  - Supports hardware or software enable to program RTS pin to control RS-485 transmission direction directly

#### 6.14 Watchdog Timer (WDT)

#### 6.14.1 Overview

The purpose of Watchdog Timer is to perform a system reset when system runs into an unknown state. This prevents system from hanging for an infinite period of time. Besides, this Watchdog Timer supports the function to wake-up system from Idle/Power-down mode.

#### 6.14.2 Features

- 18-bit free running up counter for Watchdog Timer time-out interval
- Selectable time-out interval (2<sup>4</sup> ~ 2<sup>18</sup>) WDT\_CLK cycle and the time-out interval period is 104 ms ~ 26.3168 s if WDT\_CLK = 10 kHz
- System kept in reset state for a period of (1 / WDT\_CLK) \* 63
- Supports Watchdog Timer time-out wake-up function only if WDT clock source is selected as 10 kHz

#### 7 ARM® CORTEX™-M0 CORE

#### 7.1 Overview

The Cortex<sup>™</sup>-M0 processor is a configurable, multistage, 32-bit RISC processor which has an AMBA AHB-Lite interface and includes an NVIC component. It also has optional hardware debug functionality. The processor can execute Thumb code and is compatible with other Cortex<sup>™</sup>-M profile processors. The profile supports two modes - Thread mode and Handler mode. Handler mode is entered as a result of an exception. An exception return can only be issued in Handler mode. Thread mode is entered on Reset and can be entered as a result of an exception return. The following figure shows the functional controller of the processor.



Figure 7.1-1 Functional Block Diagram

#### 7.2 Features

- A low gate count processor
  - ARMv6-M Thumb<sup>®</sup> instruction set
  - Thumb-2 technology
  - ARMv6-M compliant 24-bit SysTick timer
  - A 32-bit hardware multiplier
  - System interface supported with little-endian data accesses
  - Ability to have deterministic, fixed-latency, interrupt handling
  - Load/store-multiples and multicycle-multiplies that can be abandoned and restarted to facilitate rapid interrupt handling
  - C Application Binary Interface compliant exception model:
    - This is the ARMv6-M, C Application Binary Interface (C-ABI) compliant exception model that enables the use of pure C functions as interrupt handlers
  - Low power Idle mode entry using the Wait For Interrupt (WFI), Wait For Event (WFE) instructions, or return from interrupt sleep-on-exit feature
- NVIC

- 32 external interrupt inputs, each with four levels of priority
- Dedicated Non-maskable Interrupt (NMI) input
- Supports for both level-sensitive and pulse-sensitive interrupt lines
- Supports Wake-up Interrupt Controller (WIC) and, providing Ultra-low Power Idle mode
- Debug support
  - Four hardware breakpoints
  - Two watch points
  - Program Counter Sampling Register (PCSR) for non-intrusive code profiling
  - Single step and vector catch capabilities
- Bus interfaces
  - Single 32-bit AMBA-3 AHB-Lite system interface that provides simple integration to all system peripherals and memory
  - Single 32-bit slave port that supports the DAP (Debug Access Port)

#### 7.3 System Timer (SysTick)

The Cortex<sup>™</sup>-M0 includes an integrated system timer, SysTick, which provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used as a Real Time Operating System (RTOS) tick timer or as a simple counter.

When system timer is enabled, it will count down from the value in the SysTick Current Value Register (SYST\_CVR) to zero, and reload (wrap) to the value in the SysTick Reload Value Register (SYST\_RVR) on the next clock edge, and then decrement on subsequent clocks. When the counter transitions to zero, the COUNTFLAG status bit is set. The COUNTFLAG bit clears on reads.

The SYST\_CVR value is UNKNOWN on reset. Software should write to the register to clear it to zero before enabling the feature. This ensures the timer to count from the SYST\_RVR value rather than an arbitrary value when it is enabled.

If the SYST\_RVR is zero, the timer will be maintained with a current value of zero after it is reloaded with this value. This mechanism can be used to disable the feature independently from the timer enable bit.

For more detailed information, please refer to the "ARM<sup>®</sup> Cortex™-M0 Technical Reference Manual" and "ARM<sup>®</sup> v6-M Architecture Reference Manual".

#### 8 APPLICATION CIRCUIT



#### 9 MINI51XXDE ELECTRICAL CHARACTERISTICS

### 9.1 Absolute Maximum Ratings

| Symbol                            | Parameter                                 | Min                  | Max                  | Unit       |
|-----------------------------------|-------------------------------------------|----------------------|----------------------|------------|
| V <sub>DD</sub> - V <sub>SS</sub> | DC Power Supply                           | -0.3                 | +7.0                 | V          |
| V <sub>IN</sub>                   | Input Voltage                             | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V          |
| 1/t <sub>CLCL</sub>               | Oscillator Frequency                      | 4                    | 24                   | MHz        |
| $T_A$                             | Operating Temperature                     | -40                  | +105                 | $^{\circ}$ |
| T <sub>ST</sub>                   | Storage Temperature                       | -55                  | +150                 | $^{\circ}$ |
| I <sub>DD</sub>                   | Maximum Current into V <sub>DD</sub>      | -                    | 120                  | mA         |
| I <sub>SS</sub>                   | Maximum Current out of V <sub>SS</sub>    | -                    | 120                  | mA         |
|                                   | Maximum Current sunk by an I/O pin        | -                    | 35                   | mA         |
| ı                                 | Maximum Current sourced by an I/O pin     | -                    | 35                   | mA         |
| l <sub>IO</sub>                   | Maximum Current sunk by total I/O pins    | -                    | 100                  | mA         |
|                                   | Maximum Current sourced by total I/O pins | -                    | 100                  | mA         |

Note: Exposure to conditions beyond those listed under absolute maximum ratings may adversely affects the life and reliability of the device.

#### 9.2 DC Electrical Characteristics

 $(VDD - VSS = 2.5 \sim 5.5 V, TA = 25^{\circ}C)$ 

| Symbol                             | Parameter                                                                 | Min  | Тур  | Max  | Unit | Test (                                                            | Conditions              |  |
|------------------------------------|---------------------------------------------------------------------------|------|------|------|------|-------------------------------------------------------------------|-------------------------|--|
| V <sub>DD</sub>                    | Operation voltage                                                         | 2.5  | -    | 5.5  | V    | V <sub>DD</sub> = 2.5V ~ 5.5V up to 24 MHz                        |                         |  |
| V <sub>SS</sub> / AV <sub>SS</sub> | Power Ground                                                              | -0.3 | -    | -    | V    |                                                                   |                         |  |
| $V_{LDO}$                          | LDO Output Voltage                                                        | 1.62 | 1.8  | 1.98 | V    | V <sub>DD</sub> ≥ 2.5 V                                           |                         |  |
|                                    |                                                                           | 1.20 | 1.24 | 1.28 | V    | $V_{DD} = 2.5 V \sim 5.5 V$                                       | , T <sub>A</sub> = 25°C |  |
| $V_{BG}$                           | Band-gap Voltage                                                          | 1.18 | 1.24 | 1.32 | V    | $V_{DD} = 2.5V \sim 5.5V,$ $T_A = -40^{\circ}C \sim 105^{\circ}C$ |                         |  |
| V <sub>DD</sub> -AV <sub>DD</sub>  | Allowed Voltage<br>Difference for V <sub>DD</sub> and<br>AV <sub>DD</sub> | -0.3 | 0    | 0.3  | V    | -                                                                 |                         |  |
| I <sub>DD1</sub>                   | Operating Current Normal Run Mode HCLK = 24 MHz                           | _    | 9.2  | -    | mA   | V <sub>DD</sub>                                                   | 5.5V<br>24 MHz          |  |
| -501                               | while(1){}                                                                |      |      |      |      | HIRC                                                              | Disable                 |  |
|                                    | Executed from Flash                                                       |      |      |      |      | All digital modules                                               | Enabled                 |  |



|                  |                                  |   |     |      |       | $V_{DD}$               | 5.5V     |   |
|------------------|----------------------------------|---|-----|------|-------|------------------------|----------|---|
|                  |                                  |   |     | -327 |       | HXT                    | 24 MHz   |   |
| $I_{DD2}$        |                                  | - | 7.0 | V    | mA    | HIRC                   | Disabled |   |
|                  |                                  |   | ä   | gh - |       | All digital            | Disabled |   |
|                  | -                                |   |     |      |       | modules                |          |   |
|                  |                                  |   |     | (87) | 70    | .,                     | 0.01/    |   |
|                  |                                  |   |     |      | X     | V <sub>DD</sub>        | 3.3V     |   |
| $I_{DD3}$        |                                  | - | 7.1 | - 3  | mA    | HXT                    | 24 MHz   |   |
|                  |                                  |   |     |      | 62    | HIRC                   | Disable  |   |
|                  |                                  |   |     |      | ~(    | All digital modules    | Enabled  |   |
|                  |                                  |   |     |      |       | 20 0                   | 5        |   |
|                  |                                  |   |     |      |       | $V_{DD}$               | 3.3 V    |   |
| I <sub>DD4</sub> |                                  | _ | 5.0 | -    | mA    | HXT                    | 24 MHz   |   |
|                  |                                  |   |     |      |       | HIRC                   | Disabled |   |
|                  |                                  |   |     |      |       | All digital modules    | Disabled |   |
|                  |                                  |   |     |      |       | modules                | 1507 3   | 2 |
|                  |                                  |   |     |      |       | $V_{DD}$               | 5.5V     | 0 |
| I <sub>DD5</sub> |                                  | _ | 6.1 | _    | mA    | HXT                    | Disabled |   |
| -003             |                                  |   | 0   |      |       | HIRC                   | Enabled  |   |
|                  |                                  |   |     |      |       | All digital modules    | Enabled  |   |
|                  |                                  |   |     |      |       |                        |          |   |
|                  |                                  |   |     |      |       | $V_{DD}$               | 5.5V     |   |
| I <sub>DD6</sub> |                                  | - | 3.9 | -    | mA    | HXT                    | Disabled |   |
|                  | Operating Current                |   |     |      |       | HIRC                   | Enabled  |   |
|                  | Normal Run Mode<br>HCLK =22.1184 |   |     |      |       | All digital modules    | Disabled |   |
|                  | MHz<br>while(1){}                |   |     |      |       | $V_{DD}$               | 3.3V     |   |
|                  | Executed from Flash              |   |     |      | l . I | HXT                    | Disabled |   |
| I <sub>DD7</sub> |                                  | - | 6.0 | -    | mA    | HIRC                   | Enabled  |   |
| G.               |                                  |   |     |      |       | All digital            | Enabled  |   |
| Y.               |                                  |   |     |      |       | modules                | Lilabica |   |
| 0.30             | le :                             |   |     |      |       | V                      | 3.3V     |   |
| 500              |                                  |   |     |      |       | V <sub>DD</sub><br>HXT | Disabled |   |
| I <sub>DD8</sub> | 00                               | - | 3.9 | -    | mA    | HIRC                   | Enabled  |   |
| 2/               | 2 0                              |   |     |      |       | All digital            | Disabled |   |
| 800              | 10,15                            |   |     |      |       | modules                |          |   |

|                   |                                 |   |     | 1.000  |       | $V_{DD}$            | 5.5 V    |  |
|-------------------|---------------------------------|---|-----|--------|-------|---------------------|----------|--|
| I <sub>DD9</sub>  |                                 | _ | 5.5 | - 1974 | mA    | HXT                 | 12 MHz   |  |
| 9009              |                                 |   | 3.3 | 12 1   | IIIA  | HIRC                | Disabled |  |
|                   |                                 |   | 8   | 90     |       | All digital modules | Enabled  |  |
|                   |                                 |   |     |        | 700   |                     |          |  |
|                   |                                 |   |     |        | X     | V <sub>DD</sub>     | 5.5 V    |  |
| I <sub>DD10</sub> |                                 | - | 4.3 | - **   | mA    | HXT                 | 12 MHz   |  |
|                   | Operating Current               |   |     |        | (30)  | HIRC                | Disabled |  |
|                   | Normal Run Mode<br>HCLK = 12MHz |   |     |        | ~(    | All digital modules | Disabled |  |
|                   | while(1){}                      |   |     |        |       |                     | 75       |  |
|                   | Executed from Flash             |   |     |        | 0     | $V_{DD}$            | 3.3 V    |  |
| I <sub>DD11</sub> |                                 | - | 3.9 | -      | mA    | HXT                 | 12 MHz   |  |
|                   |                                 |   |     |        |       | HIRC                | Disabled |  |
|                   |                                 |   |     |        |       | All digital modules | Enabled  |  |
|                   |                                 |   |     |        |       |                     | 150      |  |
|                   |                                 |   |     |        |       | $V_{DD}$            | 3.3 V    |  |
| I <sub>DD12</sub> |                                 | - | 2.8 | _      | mA    | HXT                 | 12 MHz   |  |
| 5512              |                                 |   |     |        |       | HIRC                | Disabled |  |
|                   |                                 |   |     |        |       | All digital modules | Disabled |  |
|                   |                                 |   |     |        |       |                     |          |  |
|                   |                                 |   |     |        |       | $V_{DD}$            | 5.5 V    |  |
| I <sub>DD13</sub> |                                 | _ | 3.2 | _      | mA    | HXT                 | 4 MHz    |  |
| 22.0              |                                 |   |     |        |       | HIRC                | Disabled |  |
|                   |                                 |   |     |        |       | All digital modules | Enabled  |  |
|                   | Operating Current               |   |     |        |       |                     |          |  |
|                   | Normal Run Mode                 |   |     |        |       | $V_{DD}$            | 5.5 V    |  |
| I <sub>DD14</sub> | HCLK =4 MHz                     | - | 2.8 | -      | mA    | HXT                 | 4 MHz    |  |
|                   | while(1){}                      |   |     |        |       | HIRC                | Disabled |  |
| Ż,                | Executed from Flash             |   |     |        |       | All digital modules | Disabled |  |
| 0.30              |                                 |   |     |        |       | $V_{DD}$            | 3.3 V    |  |
| I <sub>DD15</sub> | (S)                             | _ | 1.8 | _      | mA    | HXT                 | 4 MHz    |  |
| 15מטי             | - 40 -                          | - | 1.0 | _      | 111/4 | HIRC                | Disabled |  |
| K                 |                                 |   |     |        |       | All digital modules | Enabled  |  |

## NuMicro MINI51<sup>™</sup> DE Series Datasheet

|                    |                               |     |     |        |       | $V_{DD}$                              | 3.3 V                          |
|--------------------|-------------------------------|-----|-----|--------|-------|---------------------------------------|--------------------------------|
| I <sub>DD16</sub>  |                               | _   | 1.4 | -38-   | mA    | HXT                                   | 4 MHz                          |
| 10016              |                               |     | 1   | 12 1   | 1117. | HIRC                                  | Disabled                       |
|                    |                               |     | 7   | 92     |       | All digital                           | Disabled                       |
|                    |                               |     |     | ~(/) N |       | modules                               |                                |
|                    |                               |     |     | (N)    | 20    | V                                     | 5.5 V                          |
|                    |                               |     |     |        | 0 3   | V <sub>DD</sub><br>HXT                | Disabled                       |
|                    |                               |     |     | 1      | m     | HIRC                                  | □isabled                       |
| I <sub>DD17</sub>  |                               | -   | 225 | -      | μA    | LIRC                                  |                                |
|                    |                               |     |     |        | ~ (   |                                       | Enabled                        |
|                    |                               |     |     |        |       | All digital modules                   | Enabled                        |
|                    |                               |     |     |        |       | Only enable modu                      | ules which support 10 ource    |
|                    |                               |     |     |        |       | 27                                    | 160                            |
|                    |                               |     |     |        |       | $V_{DD}$                              | 5.5 V                          |
|                    |                               |     |     |        |       | HXT                                   | Disabled                       |
| $I_{DD18}$         |                               | -   | 225 | -      | μA    | HIRC                                  | Disabled                       |
|                    | Operating Current             |     |     |        |       | LIRC                                  | Enabled                        |
|                    | Normal Run Mode HCLK = 10 kHz |     |     |        |       | All digital modules                   | Disabled                       |
|                    | while(1){}                    |     |     |        |       |                                       |                                |
|                    | Executed from Flash           |     |     |        |       | $V_{DD}$                              | 3.3 V                          |
|                    |                               |     |     |        |       | HXT                                   | Disa⊡ed                        |
| I <sub>DD19</sub>  |                               | -   | 200 | -      | μA    | HIRC                                  | Disabled                       |
|                    |                               |     |     |        |       | LIRC                                  | Enabled                        |
|                    |                               |     |     |        |       | All digital modules                   | Enabled                        |
|                    |                               |     |     |        |       | Only enable modu<br>kHz LIRC clock so | ules which support 10<br>ource |
|                    |                               |     |     |        |       | $V_{DD}$                              | 3.3 V                          |
|                    |                               |     |     |        |       | HXT                                   | Disabled                       |
| I <sub>DD20</sub>  |                               | -   | 200 | -      | μΑ    | HIRC                                  | Disabled                       |
| SZ                 |                               |     |     |        |       | LIRC                                  | Enabled                        |
| 0.33               |                               |     |     |        |       | All digital modules                   | Disa⊡ed                        |
| (M)                | (A)                           |     |     |        |       |                                       |                                |
| 9                  | Operating Current             |     |     |        |       | $V_{DD}$                              | 5.5V                           |
| I <sub>IDLE1</sub> | Idle Mode                     | -   | 7.1 | -      | mA    | HXT                                   | 24 MHz                         |
| 90                 | HCLK = 24MHz                  |     |     |        |       | HIRC                                  | Disable                        |
|                    | 72 O                          | X : |     |        |       | All digital modules                   | Enabled                        |

|                    |                             |    |     |                     |          | $V_{DD}$            | 5.5V     |  |
|--------------------|-----------------------------|----|-----|---------------------|----------|---------------------|----------|--|
|                    |                             |    | 4.9 | -36%                | mA       | HXT                 | 24 MHz   |  |
| I <sub>IDLE2</sub> |                             | _  | 4.3 | 100                 | ША       | HIRC                | Disabled |  |
|                    |                             |    |     | 9                   | F        | All digital modules | Disabled |  |
|                    |                             |    |     |                     | 700      |                     |          |  |
|                    |                             |    |     | 34/2                | X        | $V_{DD}$            | 3.3V     |  |
| I <sub>IDLE3</sub> |                             | -  | 5.1 | - %                 | mA       | HXT                 | 24 MHz   |  |
|                    |                             |    |     |                     | 193      | HIRC                | Disable  |  |
|                    |                             |    |     |                     | (        | All digital modules | Enabled  |  |
|                    |                             |    |     |                     |          |                     |          |  |
|                    |                             |    |     |                     |          | $V_{DD}$            | 5.5V     |  |
| I <sub>IDLE4</sub> |                             | -  | 2.9 | -                   | mA       | HXT                 | 24 MHz   |  |
|                    |                             |    |     |                     |          | HIRC                | Disabled |  |
|                    |                             |    |     |                     |          | All digital modules | Disabled |  |
|                    |                             |    |     |                     |          |                     |          |  |
|                    |                             |    |     |                     |          | $V_{DD}$            | 5.5V     |  |
| I <sub>IDLE5</sub> |                             | -  | 4.1 | -                   | mA       | HXT                 | Disabled |  |
|                    |                             |    |     |                     |          | HIRC                | Enabled  |  |
|                    |                             |    |     |                     |          | All digital modules | Enabled  |  |
|                    |                             |    |     |                     |          |                     |          |  |
|                    |                             |    |     |                     |          | $V_{DD}$            | 5.5V     |  |
| I <sub>IDLE6</sub> |                             | -  | 2.0 | -                   | mA       | HXT                 | Disabled |  |
|                    |                             |    |     |                     |          | HIRC                | Enabled  |  |
|                    | Operating Current Idle Mode |    |     |                     |          | All digital modules | Disabled |  |
|                    | HCLK=22.1184 MHz            |    |     |                     |          | $V_{DD}$            | 3.3V     |  |
|                    |                             |    |     |                     |          | HXT                 | Disabled |  |
| I <sub>IDLE7</sub> |                             | -  | 4.1 | -                   | mA       | HIRC                | Enabled  |  |
| G.                 |                             |    |     |                     |          | All digital         | Enabled  |  |
| Y.                 |                             |    |     |                     |          | modules             | Lilabled |  |
| 3 23               |                             |    |     |                     |          | $V_{DD}$            | 3.3V     |  |
| I <sub>IDLE8</sub> | (A)                         | _  | 1.9 | _                   | mA       | HXT                 | Disabled |  |
| ·IDLE8             | ~ 40 A                      |    |     |                     |          | HIRC                | Enabled  |  |
| K                  | 26                          | 25 |     | All digital modules | Disabled |                     |          |  |

|  |                     |                             |   |     |       |      | $V_{DD}$               | 5.5 V    |      |
|--|---------------------|-----------------------------|---|-----|-------|------|------------------------|----------|------|
|  |                     |                             |   | 4.4 | -32   | mA   | HXT                    | 12 MHz   |      |
|  | I <sub>IDLE9</sub>  |                             | - | 4.4 |       | IIIA | HIRC                   | Disabled |      |
|  |                     |                             |   | - 2 | 93    |      | All digital            | Enabled  |      |
|  |                     |                             |   |     | ~(/)\ |      | modules                |          |      |
|  |                     |                             |   |     | 7200  |      | $V_{DD}$               | 5.5 V    |      |
|  |                     |                             |   | 2.0 | X     |      | HXT                    | 12 MHz   |      |
|  | I <sub>IDLE10</sub> |                             | - | 3.3 | -     | mA   | HIRC                   | Disabled |      |
|  |                     | Operating Current Idle Mode |   |     |       | -4   | All digital modules    | Disabled |      |
|  |                     | HCLK =12 MHz                |   |     |       |      |                        | 75       |      |
|  |                     |                             |   |     |       |      | $V_{DD}$               | 3.3 V    |      |
|  | I <sub>IDLE11</sub> |                             | - | 2.9 | -     | mA   | HXT                    | 12 MHz   |      |
|  |                     |                             |   |     |       |      | HIRC                   | Disabled |      |
|  |                     |                             |   |     |       |      | All digital modules    | Enabled  |      |
|  |                     |                             |   | 1.8 |       |      |                        |          |      |
|  |                     |                             |   |     |       |      | $V_{DD}$               | 3.3 V    | </td |
|  | I <sub>IDLE12</sub> |                             | - |     | -     | mA   | HXT                    | 12 MHz   |      |
|  |                     |                             |   |     |       |      | HIRC                   | Disabled |      |
|  |                     |                             |   |     |       |      | All digital<br>modules | Disabled |      |
|  |                     |                             |   |     |       |      | $V_{DD}$               | 5.5 V    |      |
|  |                     |                             |   |     |       |      | HXT                    | 4 MHz    |      |
|  | I <sub>IDLE13</sub> |                             | - | 2.9 | -     | mA   | HIRC                   | Disabled |      |
|  |                     |                             |   |     |       |      | All digital            | Enabled  |      |
|  |                     |                             |   |     |       |      | modules                |          |      |
|  |                     |                             |   |     |       |      | $V_{DD}$               | 5.5 V    |      |
|  |                     | Operating Current           |   | 0.5 |       |      | HXT                    | 4 MHz    |      |
|  | I <sub>IDLE14</sub> | Idle Mode<br>HCLK =4 MHz    | - | 2.5 | -     | mA   | HIRC                   | Disabled |      |
|  | 100                 |                             |   |     |       |      | All digital            | Disabled |      |
|  | X                   |                             |   |     |       |      | modules                |          |      |
|  | 9 13                | W.                          |   |     |       |      | $V_{DD}$               | 3.3 V    |      |
|  | S                   |                             |   | 4 = |       |      | HXT                    | 4 MHz    |      |
|  | I <sub>IDLE15</sub> | 40                          | - | 1.5 | -     | mA   | HIRC                   | Disabled |      |
|  | N                   |                             |   |     |       |      | All digital modules    | Enabled  |      |

|                     |                                                                      |   |     | . 50                                                          |      | $V_{DD}$                                              | 3.3 V                        |
|---------------------|----------------------------------------------------------------------|---|-----|---------------------------------------------------------------|------|-------------------------------------------------------|------------------------------|
| I <sub>IDLE16</sub> |                                                                      | _ | 1.1 | -384                                                          | mA   | HXT                                                   | 4 MHz                        |
| IDLE16              |                                                                      |   | 1.1 | 100                                                           | IIIA | HIRC                                                  | Disabled                     |
|                     |                                                                      |   |     | 9                                                             | ) ·  | All digital modules                                   | Disabled                     |
|                     |                                                                      |   |     | (0)                                                           | 280  |                                                       |                              |
|                     |                                                                      |   |     | ~ /</td <td></td> <td><math>V_{DD}</math></td> <td>5.5 V</td> |      | $V_{DD}$                                              | 5.5 V                        |
|                     |                                                                      |   |     | 1                                                             | 100  | HXT                                                   | Disabled                     |
|                     |                                                                      |   | 225 |                                                               | 463  | HIRC                                                  | Disabled                     |
| I <sub>IDLE17</sub> |                                                                      | - | 225 | -                                                             | μA   | LIRC                                                  | Enabled                      |
|                     |                                                                      |   |     |                                                               |      | All digital modules                                   | Enabled                      |
|                     |                                                                      |   |     |                                                               |      | Only enable mod<br>kHz LIRC clock s                   | ules which support 10 source |
|                     |                                                                      |   |     |                                                               |      | 17                                                    | 262                          |
|                     |                                                                      |   |     |                                                               |      | $V_{DD}$                                              | 5.5 V                        |
|                     |                                                                      |   |     |                                                               |      | HXT                                                   | Disabled                     |
| I <sub>IDLE18</sub> |                                                                      | - | 225 | -                                                             | μA   | HIRC                                                  | Disabled                     |
|                     |                                                                      |   |     |                                                               |      | LIRC                                                  | Enabled                      |
|                     | Operating Current Idle Mode                                          |   |     |                                                               |      | All digital modules                                   | Disabled                     |
|                     | at 10 kHz                                                            |   |     |                                                               |      |                                                       |                              |
|                     |                                                                      |   |     |                                                               |      | $V_{DD}$                                              | 3.3 V                        |
|                     |                                                                      |   |     |                                                               |      | HXT                                                   | Disabled                     |
| I <sub>IDLE19</sub> |                                                                      | _ | 200 | _                                                             | μA   | HIRC                                                  | Disabled                     |
| -IDEL 19            |                                                                      |   |     |                                                               |      | LIRC                                                  | Enabled                      |
|                     |                                                                      |   |     |                                                               |      | All digital modules                                   | Enabled                      |
|                     |                                                                      |   |     |                                                               |      | Only enable mod<br>kHz LIRC clock s                   | ules which support 10 ource  |
|                     |                                                                      |   |     |                                                               |      | $V_{DD}$                                              | 3.3 V                        |
|                     |                                                                      |   |     |                                                               |      | HXT                                                   | Disabled                     |
| I <sub>IDLE20</sub> |                                                                      | - | 200 | -                                                             | μA   | HIRC                                                  | Disabled                     |
|                     |                                                                      |   |     |                                                               |      | LIRC                                                  | Enabled                      |
|                     |                                                                      |   |     |                                                               |      | All digital modules                                   | Disabled                     |
| I <sub>PWD1</sub>   | Standby Current                                                      | - | 10  | -                                                             | μА   |                                                       | scillators and analog        |
| I <sub>PWD2</sub>   | Power-down Mode<br>(Deep Sleep Mode)                                 | - | 9   | -                                                             | μА   | V <sub>DD</sub> = 3.3 V, All os<br>blocks turned off. | scillators and analog        |
| I <sub>IL</sub>     | Logic 0 Input Current<br>P0/1/2/3/4/5 (Quasi-<br>bidirectional Mode) | 7 | -70 | -75                                                           | μА   | $V_{DD} = 5.5 \text{ V}, V_{IN} =$                    | 0V                           |

| I <sub>TL</sub>   | Logic 1 to 0<br>Transition Current<br>P0/1/2/3/4/5 (Quasi-<br>bidirectional Mode)<br>[*3] | -                   | -690 | -750                  | μА | $V_{DD} = 5.5 \text{ V}, V_{IN} = 2.0 \text{V}$                            |
|-------------------|-------------------------------------------------------------------------------------------|---------------------|------|-----------------------|----|----------------------------------------------------------------------------|
| I <sub>LK</sub>   | Input Leakage<br>Current P0/1/2/3/4/5                                                     | -1                  | -    | +1                    | μА | $V_{DD}$ = 5.5 V, 0 < $V_{IN}$ < $V_{DD}$<br>Open-drain or input only mode |
|                   | Input Low Voltage<br>P0/1/2/3/4/5 (TTL                                                    | -0.3                | -    | 0.8                   | V  | V <sub>DD</sub> = 4.5 V                                                    |
| V <sub>IL1</sub>  | Input)                                                                                    | -0.3                | -    | 0.6                   | V  | V <sub>DD</sub> = 2.5 V                                                    |
| V <sub>IH1</sub>  | Input High Voltage<br>P0/1/2/3/4/5 (TTL                                                   | 2.0                 | 1    | V <sub>DD</sub> + 0.3 | V  | V <sub>DD</sub> = 5.5 V                                                    |
| V IH1             | Input)                                                                                    | 1.5                 | •    | V <sub>DD</sub> + 0.3 |    | V <sub>DD</sub> = 3.0 V                                                    |
| V <sub>IL3</sub>  | Input Low Voltage                                                                         | 0                   | 1    | 0.8                   | V  | V <sub>DD</sub> = 4.5 V                                                    |
| V IL3             | XTAL1[*2]                                                                                 | 0                   | •    | 0.4                   |    | V <sub>DD</sub> = 2.5 V                                                    |
| V <sub>IH3</sub>  | Input High Voltage                                                                        | 3.5                 | -    | $V_{DD} + 0.3$        | V  | V <sub>DD</sub> = 5.5 V                                                    |
| V IH3             | XTAL1[*2]                                                                                 | 2.4                 | 1    | V <sub>DD</sub> + 0.3 |    | V <sub>DD</sub> = 3.0 V                                                    |
| V <sub>ILS</sub>  | Negative-going<br>Threshold<br>(Schmitt Input),<br>/RESET                                 | -0.3                |      | 0.2V <sub>DD</sub>    | V  |                                                                            |
| V <sub>IHS</sub>  | Positive-going<br>Threshold<br>(Schmitt Input),<br>/RESET                                 | 0.7 V <sub>DD</sub> | -    | V <sub>DD</sub> + 0.3 | V  | -                                                                          |
| R <sub>RST</sub>  | Internal /RESETPin<br>Pull-up Resistor                                                    | 40                  |      | 150                   | kΩ | V <sub>DD</sub> = 2.5 V ~ 5.5V                                             |
| V <sub>ILS</sub>  | Negative-going<br>Threshold<br>(Schmitt input),<br>P0/1/2/3/4/5                           | -0.3                | -    | 0.3V <sub>DD</sub>    | V  | -                                                                          |
| V <sub>IHS</sub>  | Positive-going<br>Threshold<br>(Schmitt input),<br>P0/1/2/3/4/5                           | 0.7 V <sub>DD</sub> | -    | V <sub>DD</sub> + 0.3 | V  | -                                                                          |
| I <sub>SR11</sub> | 0                                                                                         | -300                | -400 | -                     | μА | V <sub>DD</sub> = 4.5 V, V <sub>S</sub> = 2.4 V                            |
| I <sub>SR12</sub> | Source Current<br>P0/1/2/3/4/5 (Quasi-                                                    | -50                 | -80  | -                     | μА | V <sub>DD</sub> = 2.7 V, V <sub>S</sub> = 2.2 V                            |
| I <sub>SR13</sub> | bidirectional Mode)                                                                       | -40                 | -73  | -                     | μА | V <sub>DD</sub> = 2.5 V, V <sub>S</sub> = 2.0 V                            |
| I <sub>SR21</sub> | Source Current                                                                            | -20                 | -26  | -                     | mA | V <sub>DD</sub> = 4.5 V, V <sub>S</sub> = 2.4 V                            |
| I <sub>SR22</sub> | P0/1/2/3/4/5 (Push-                                                                       | -3                  | -5   | -                     | mA | V <sub>DD</sub> = 2.7 V, V <sub>S</sub> = 2.2 V                            |
| I <sub>SR23</sub> | pull Mode)                                                                                | -2.5                | -5   | -                     | mA | V <sub>DD</sub> = 2.5 V, V <sub>S</sub> = 2.0 V                            |
| I <sub>SK11</sub> | Sink Current                                                                              | 10                  | 15   | -                     | mA | V <sub>DD</sub> = 4.5 V, V <sub>S</sub> = 0.45 V                           |
| I <sub>SK12</sub> | P0/1/2/3/4/5 (Quasi-<br>bidirectional, Open-                                              | 6                   | 9    | -                     | mA | V <sub>DD</sub> = 2.7 V, V <sub>S</sub> = 0.45 V                           |

| I <sub>SK13</sub> | Drain and Push-pull Mode) | 5 | 8 | -   | mA | V <sub>DD</sub> = 2.5 V, V <sub>S</sub> = 0.45 V |
|-------------------|---------------------------|---|---|-----|----|--------------------------------------------------|
|                   | •                         |   |   | 100 |    |                                                  |

#### Notes:

- 1. /RESET pin is a Schmitt trigger input.
- 2. XTAL1 is a CMOS input.
- 3. Pins of P0, P1, P2, P3, P4 and P5 can source a transition current when they are being externally driven from 1 to 0. In the condition of VDD=5.5V, the transition current reaches its maximum value when VIN approximates to 2V.

#### 9.3 AC Electrical Characteristics

#### 9.3.1 External Input Clock



Note: Duty cycle is 50%.

| Symbol            | Parameter       | Min | Тур | Max | Unit | Test Conditions |
|-------------------|-----------------|-----|-----|-----|------|-----------------|
| t <sub>CHCX</sub> | Clock High Time | 10  | -   | -   | ns   | -               |
| t <sub>CLCX</sub> | Clock Low Time  | 10  | -   | -   | ns   | -               |
| t <sub>CLCH</sub> | Clock Rise Time | 2   | -   | 15  | ns   | -               |
| t <sub>CHCL</sub> | Clock Fall Time | 2   | -   | 15  | ns   | -               |

#### 9.3.2 External 4~24 MHz High Speed Crystal (HXT)

| Symbol           | Parameter         | Min. | Тур. | Max | Unit                   | Test Conditions                |
|------------------|-------------------|------|------|-----|------------------------|--------------------------------|
| $V_{HXT}$        | Operation Voltage | 2.5  | -    | 5.5 | V                      | -                              |
| T <sub>A</sub>   | Temperature       | -40  | -    | 105 | $^{\circ}\!\mathbb{C}$ | -                              |
| I <sub>HXT</sub> | Operating Current | -    | 2.5  | -   | mA                     | 12 MHz, V <sub>DD</sub> = 5.5V |
| 'HX1             | Operating Outlett | -    | 1.0  | -   | mA                     | 12 MHz, V <sub>DD</sub> = 3.3V |
| f <sub>HXT</sub> | Clock Frequency   | 4    | -    | 24  | MHz                    | -                              |



### 9.3.3 Typical Crystal Application Circuits

| Crystal       | C1       | C2       |
|---------------|----------|----------|
| 4MHz ~ 24 MHz | 10~20 pF | 10~20 pF |



Figure 9-1Mini5xDE Typical Crystal Application Circuit

### 9.3.4 22.1184 MHz Internal High Speed RC Oscillator (HIRC)

| Symbol           | Parameter            | Min  | Тур     | Max  | Unit | Test Conditions                                                                                     |
|------------------|----------------------|------|---------|------|------|-----------------------------------------------------------------------------------------------------|
| $V_{HRC}$        | Supply Voltage       | 1.62 | 1.8     | 1.98 | V    | -                                                                                                   |
|                  | Center Frequency     | -    | 22.1184 |      | MHz  | -                                                                                                   |
| f <sub>HRC</sub> | Calibrated Internal  | -1   | -       | +1   | %    | $T_A = 25 \degree C$<br>$V_{DD} = 5 \ V$                                                            |
|                  | Oscillator Frequency | -2   | -       | +2   | %    | $T_A = -40^{\circ}\text{C} \sim 105^{\circ}\text{C}$<br>$V_{DD} = 2.5 \text{ V} \sim 5.5 \text{ V}$ |
| I <sub>HRC</sub> | Operating Current    | -    | 700     | -    | μΑ   | $T_A = 25 ^{\circ}\text{C}$ , $V_{DD} = 5 \text{V}$                                                 |



### 9.3.5 10 kHz Internal Low Speed RC Oscillator(LIRC)

| Symbol           | Parameter            | Min | Тур | Max | Unit | Test Conditions                               |
|------------------|----------------------|-----|-----|-----|------|-----------------------------------------------|
| V <sub>LRC</sub> | Supply Voltage       | 2.5 | -   | 5.5 | V    | -                                             |
|                  | Center Frequency     | -   | 10  | -   | kHz  | -                                             |
| f <sub>LRC</sub> | Oscillator Fraguency | -10 | -   | +10 | %    | $V_{DD}=2.5V\sim 5.5V$<br>$T_{A}=25^{\circ}C$ |
| 龙                | Oscillator Frequency | -40 | -   | +40 | %    | $V_{DD}$ =2.5V~ 5.5V<br>$T_A$ = -40°C~+105°C  |



### 9.4 Analog Characteristics

### 9.4.1 10-bit SARADC

|                   | \[ \sum_{-\limits}                                 |     |           |                  |                    |                                          |  |  |
|-------------------|----------------------------------------------------|-----|-----------|------------------|--------------------|------------------------------------------|--|--|
| Symbol            | Parameter                                          | Min | Тур       | Max              | Unit               | Test Condition                           |  |  |
| -                 | Resolution                                         | -   |           | 10               | Bit                | -                                        |  |  |
| DNL               | Differential Nonlinearity Error                    | -   | -1~1.5    | -1~+2.5          | LSB                | -                                        |  |  |
| INL               | Integral Nonlinearity Error                        | -   | ±1        | ±2               | LSB                | -                                        |  |  |
| Eo                | Offset Error                                       | -   | 1         | 2                | LSB                | (A) -                                    |  |  |
| E <sub>G</sub>    | Gain Error (Transfer Gain)                         | -   | -1        | -3               | LSB                | 2 C)                                     |  |  |
| E <sub>A</sub>    | Absolute Error                                     | -   | 3         | 4                | LSB                | (a) (b)                                  |  |  |
| -                 | Monotonic                                          | (   | Guarantee | ed               | -                  | 7000                                     |  |  |
| F                 | ADC Clock Fraguency                                | -   | -         | 4.2              | MHz                | AV <sub>DD</sub> = 4.5~5.5 V             |  |  |
| $F_{ADC}$         | ADC Clock Frequency                                | -   | -         | 2.8              | IVITZ              | AV <sub>DD</sub> =2.5~5.5 V              |  |  |
| F                 | Octobrilla Data (F /F )                            | -   | -         | 300              | kSPS               | AV <sub>DD</sub> = 4.5~5.5 V             |  |  |
| Fs                | Sample Rate (F <sub>ADC</sub> /T <sub>CONV</sub> ) | -   | -         | 200              | kSPS               | AV <sub>DD</sub> = 2.5~5.5 V             |  |  |
| T <sub>ACQ</sub>  | Acquisition Time (Sample Stage)                    |     | N+1       |                  | 1/F <sub>ADC</sub> | N is sampling counter                    |  |  |
| T <sub>CONV</sub> | Total Conversion Time                              |     | N+14      |                  | 1/F <sub>ADC</sub> | N=0,1,2, 4,8, 16,32, 4,<br>128, 256,1024 |  |  |
| $AV_{DD}$         | Supply Voltage                                     | 2.5 | -         | 5.5              | V                  | -                                        |  |  |
| I <sub>DDA</sub>  | Supply Current (Avg.)                              | -   | 600       | -                | μΑ                 | AV <sub>DD</sub> = 5.5 V                 |  |  |
| $V_{IN}$          | Analog Input Voltage                               | 0   | -         | AV <sub>DD</sub> | V                  | -                                        |  |  |
| C <sub>IN</sub>   | Input Capacitance                                  | -   | 3.2       | -                | pF                 | -                                        |  |  |
| R <sub>IN</sub>   | Input Load                                         | -   | 6         | -                | kΩ                 | -                                        |  |  |

Note: ADC voltage reference is same with AV<sub>DD</sub>



#### 9.4.2 LDO & Power Management

| Symbol          | Parameter       | Min  | Тур | Max  | Unit       | Test Condition |
|-----------------|-----------------|------|-----|------|------------|----------------|
| V <sub>DD</sub> | DC Power Supply | 2.5  | -   | 5.5  | V          | -              |
| $V_{LDO}$       | Output Voltage  | 1.62 | 1.8 | 1.98 | V          | -              |
| T <sub>A</sub>  | Temperature     | -40  | 25  | 105  | $^{\circ}$ |                |

#### Notes:

1. It is recommended a 0.1µF bypass capacitor is connected between V<sub>DD</sub> and the closest V<sub>SS</sub> pin of the device.

### 9.4.3 Low Voltage Reset

| Symbol    | Parameter      | Min | Тур | Max | Unit | Test Condition |
|-----------|----------------|-----|-----|-----|------|----------------|
| $AV_{DD}$ | Supply Voltage | 0   | -   | 5.5 | V    | -              |



| T <sub>A</sub>   | Temperature       | -40  | 25   | 105  | $^{\circ}$ | -                      |
|------------------|-------------------|------|------|------|------------|------------------------|
| I <sub>LVR</sub> | Quiescent Current | -    | 1    | 5    | μΑ         | AV <sub>DD</sub> =5.5V |
|                  |                   | 1.90 | 2.00 | 2.10 | V          | T <sub>A</sub> =25°C   |
| $V_{LVR}$        | Threshold Voltage | 1.70 | 1.90 | 2.05 | V          | T <sub>A</sub> =-40°C  |
|                  |                   | 2.00 | 2.20 | 2.45 | V          | T <sub>A</sub> =105°C  |

#### 9.4.4 Brown-out Detector

| Symbol           | Parameter          | Min | Тур  | Max  | Unit                   | Test Condition         |
|------------------|--------------------|-----|------|------|------------------------|------------------------|
| AV <sub>DD</sub> | Supply Voltage     | 0   | -    | 5.5  | V                      | 0, 5                   |
| T <sub>A</sub>   | Temperature        | -40 | 25   | 105  | $^{\circ}\!\mathbb{C}$ | 200                    |
| I <sub>BOD</sub> | Quiescent Current  | -   | -    | 140  | μΑ                     | AV <sub>DD</sub> =5.5V |
|                  |                    | 4.2 | 4.38 | 4.55 | V                      | BOD_VL [1:0]=11        |
| $V_{BOD}$        | Brown-out Detector | 3.5 | 3.68 | 3.85 | V                      | BOD_VL [1:0]=10        |
| V BOD            | (Falling edge)     | 2.5 | 2.68 | 2.85 | V                      | BOD_VL [1:0]=01        |
|                  |                    | 2.0 | 2.18 | 2.35 | V                      | BOD_VL [1:0]=00        |
|                  |                    | 4.3 | 4.52 | 4.75 | V                      | BOD_VL [1:0]=11        |
| $V_{BOD}$        | Brown-out Detector | 3.5 | 3.8  | 4.05 | V                      | BOD_VL [1:0]=10        |
| ▼ BOD            | (Rising edge)      | 2.5 | 2.77 | 3.05 | V                      | BOD_VL [1:0]=01        |
|                  |                    | 2.0 | 2.25 | 2.55 | V                      | BOD_VL [1:0]=00        |

#### 9.4.5 Power-on Reset

| Symbol            | Parameter                                                              | Min   | Тур | Max | Unit                   | Test Condition |
|-------------------|------------------------------------------------------------------------|-------|-----|-----|------------------------|----------------|
| T <sub>A</sub>    | Temperature                                                            | -40   | 25  | 105 | $^{\circ}\!\mathbb{C}$ | -              |
| $V_{POR}$         | Reset Voltage                                                          | 1.6   | 2   | 2.4 | V                      | -              |
| $V_{POR}$         | V <sub>DD</sub> Start Voltage to Ensure<br>Power-on Reset              | -     | -   | 100 | mV                     |                |
| RR <sub>VDD</sub> | V <sub>DD</sub> Raising Rate to Ensure<br>Power-on Reset               | 0.025 | -   | -   | V/ms                   |                |
| t <sub>POR</sub>  | Minimum Time for V <sub>DD</sub> Stays at VPOR to Ensure Poweron Reset | 0.5   | -   | -   | ms                     |                |



Figure 9-2Power-up Ramp Condition

### 9.4.6 Comparator

| Symbol           | Parameter               | Min | Тур | Max                    | Unit       | Test Condition                                       |
|------------------|-------------------------|-----|-----|------------------------|------------|------------------------------------------------------|
| $V_{CMP}$        | Supply Voltage          | 2.5 | -   | 5.5                    | V          |                                                      |
| T <sub>A</sub>   | Temperature             | -40 | 25  | 105                    | $^{\circ}$ | -                                                    |
| I <sub>CMP</sub> | Operation Current       | -   | 40  | 80                     | μA         | AV <sub>DD</sub> =5V                                 |
| V <sub>OFF</sub> | Input Offset Voltage    |     | 10  | 20                     | mV         | -                                                    |
| V <sub>SW</sub>  | Output Swing            | 0.1 | -   | AV <sub>DD</sub> -0.1  | V          | -                                                    |
| $V_{COM}$        | Input Common Mode Range | 0.1 | -   | AV <sub>DD</sub> - 0.1 | V          | -                                                    |
| -                | DC Gain                 | 40  | 70  | -                      | dB         | -                                                    |
| $T_{PGD}$        | Propagation Delay       | -   | 200 | -                      | ns         | V <sub>COM</sub> =1.2 V,<br>V <sub>DIFF</sub> =0.1 V |
| V <sub>HYS</sub> | Hysteresis              | -   | ±30 | ±60                    | mV         | V <sub>COM</sub> =1.2 V                              |
| T <sub>STB</sub> | Stable time             | -   | -   | 1                      | μs         |                                                      |



#### 9.5 Flash DC Electrical Characteristics

| Symbol                          | Parameter       | Min    | Тур  | Max  | Unit                  | Test Condition       |
|---------------------------------|-----------------|--------|------|------|-----------------------|----------------------|
| V <sub>FLA</sub> <sup>[2]</sup> | Supply Voltage  | 1.62   | 1.8  | 1.98 | V                     |                      |
| N <sub>ENDUR</sub>              | Endurance       | 20,000 | (II) | N sk | cycles <sup>[1]</sup> |                      |
| T <sub>RET</sub>                | Data Retention  | 10     | - 7. | 2.5  | year                  | T <sub>A</sub> =85°C |
| T <sub>ERASE</sub>              | Page Erase Time | -      | 20   | 1119 | ms                    |                      |
| T <sub>PROG</sub>               | Program Time    | -      | 60   | -2/  | us                    | 5)_                  |
| I <sub>DD1</sub>                | Read Current    | -      | 6    | -    | mA                    | C)                   |
| I <sub>DD2</sub>                | Program Current | -      | 8    | -    | mA                    | 26                   |
| I <sub>DD3</sub>                | Erase Current   | -      | 12   | -    | mA                    | 30 0                 |

#### Notes:

- 1. Number of program/erase cycles.
- 2. V<sub>FLA</sub> is source from chip LDO output voltage.
- 3. Guaranteed by design, not test in production.

#### 10 PACKAGE DIMENSIONS

### 10.1 48-pin LQFP







| Symbol | L/F SIZE      | Dimension in mm |      |      |  |  |
|--------|---------------|-----------------|------|------|--|--|
| Symbol | L/I SIZE      | MIN.            | NOR. | MAX. |  |  |
| D2     | 114X114 mm    | 2.6             | 2.7  | 2.75 |  |  |
| E2     | 1147114 11111 | 2.6             | 2.7  | 2.75 |  |  |

### 10.3 33-pin QFN (5 mm x 5 mm)







|                        |   | SYMBOL | MIN       | NOM   | MAX  |
|------------------------|---|--------|-----------|-------|------|
| TOTAL THICKNESS        |   | A      | 0.7       | 0.75  | 0.8  |
| STAND OFF              |   | A1     | 0         | 0.035 | 0.05 |
| MOLD THICKNESS         |   | A2     |           | 0.55  | 0.57 |
| L/F THICKNESS          |   | A3     | 0.203 REF |       |      |
| LEAD WIDTH             |   | b      | 0.2       | 0.25  | 0.3  |
| BODY SIZE              | Х | D      | 5 BSC     |       |      |
|                        | Υ | E      | 5 BSC     |       |      |
| LEAD PITCH             |   | e      | 0.5 BSC   |       |      |
| EP SIZE                | X | J      | 3.4       | 3.5   | 3.6  |
|                        | Υ | K      | 3.4       | 3.5   | 3.6  |
| LEAD LENGTH            |   | L      | 0.35      | 0.4   | 0.45 |
| PACKAGE EDGE TOLERANCE |   | aga    | 0.1       |       |      |
| MOLD FLATNESS          |   | bbb    | 0.1       |       |      |
| COPLANARITY            |   | ccc    | 0.08      |       |      |
| LEAD OFFSET            |   | ddd    | 0.1       |       |      |
| EXPOSED PAD OFFSET     |   | eee    | 0.1       |       |      |
|                        |   |        |           |       |      |

### 10.4 20-pin TSSOP



#### 11 REVISION HISTORY

| Revision | Date          | Description                                        |  |
|----------|---------------|----------------------------------------------------|--|
| 1.00     | Oct. 18, 2013 | Preliminary version                                |  |
| 1.01     | May 20, 2014  | Supported the Mini54FHC for NuMicro Mini51 series. |  |

### **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.