

# GPU Matrix Multiplication/ GPU Poisson Problem

#### AUTHORS

Carlos Marcos Torrejón - s202464 Raúl Ortega Ochoa - s202489 Santiago Gutiérrez Orta - s200140

02614 High-Performance Computing Jan 21

January 25, 2021

Assignment 1 Contents

## Contents

| 1          | Intr                   | roduction                           | 1  |
|------------|------------------------|-------------------------------------|----|
|            | 1.1                    | Experimental Hardware Specification | 1  |
| 2          | GP                     | U Matrix Multiplication             | 2  |
|            | 2.1                    | Naive matrix multiplication         | 2  |
|            | 2.2                    | Improved Matrix Multiplication      | 3  |
|            | 2.3                    |                                     | 6  |
|            | 2.4                    | Cublas Matrix Multiplication        | 8  |
| 3          | GP                     | U Poisson Problem                   | 10 |
|            | 3.1                    | Sequential Kernel Jacobi            | 10 |
|            | 3.2                    | Naive Kernel Jacobi                 | 12 |
|            | 3.3                    | Dual GPU Jacobi                     | 14 |
|            | 3.4                    | Norm GPU Jacobi                     | 17 |
| 4          | Cor                    | nclusion                            | 20 |
| $_{ m Li}$ | $\operatorname{st}$ of | Figures                             | Ι  |

| Part | studyno. | Name                    |
|------|----------|-------------------------|
|      | s202489  | Raúl Ortega Ochoa       |
| I    | s202464  | Carlos Marcos Torrejón  |
|      | s200140  | Santiago Gutierrez Orta |
| II   | s202489  | Raúl Ortega Ochoa       |
| III  | s202464  | Carlos Marcos Torrejón  |
| IV   | s200140  | Santiago Gutierrez Orta |

## 1 Introduction

The purpose of this project is to show a contrast between the performance of the CPU and the GPU for two different cases. Matrix multiplication and the poisson problem solved with the Jacobi method. These problems where performed on the CPU on previous assignments on lectures.

## 1.1 Experimental Hardware Specification

```
CPU
 1
 2
                               x86 64
    Architecture:
                              32-\overline{b}it , 64-bit
 4
    CPU op-mode(s):
    Byte Order:
                               Little Endian
6
    CPU(s):
                               ^{24}
    On-line CPU(s) list:
                              0 - 23
    Thread(s) per core:
                              1
                              12
9
    Core(s) per socket:
10
    Socket(s):
11
    NUMA node(s):
    Vendor ID:
                               GenuineIntel
12
    CPU family:
14
    Model:
                               79
                               Intel(R) Xeon(R) CPU E5-2650 v4 @ 2.20GHz
    Model name:
15
16
    Stepping:
    CPU MHz:
                               2200.000
17
18
    CPU \max MHz:
                               2900.0000
    CPU min MHz:
                               1200.0000
19
    {\bf BogoMIPS:}
20
                               4389.79
21
    Virtualization:
                              VT-x
    L1d cache:
                               32K
23
    L1i cache:
                               32K
24
    L2 cache:
                               256K
25
    L3 cache:
                               30720K
   NUMA node0 CPU(s):
26
                              0\!-\!11
   NUMA node1 CPU(s):
                               12 - 23
```





## 2 GPU Matrix Multiplication

#### 2.1 Naive matrix multiplication

#### CBLAS as a reference

In order to do a fair comparison of the CPU version with the following GPU versions, we use as a reference for the speedup the DGEMM routine of the CBLAS library as in the previous assignment. It is introduced in the cuda code with an "external" linker to C.

```
/* Native CBLAS CPU implementation of matrix multiplication */
void matmult_lib(int M, int N, int K, double *A, double *B, double *C) {
    double alpha = 1.0, beta = 0.0;
    cblas_dgemm(CblasRowMajor,CblasNoTrans,CblasNoTrans,M,N,K,alpha,A,K,B,N,beta,C, N);
}
```

#### Sequential version in one thread

#### matmult gpu1()

This first version is carried out with 3 nested loops which move a block with a single thread through the rows/columns of each matrix.

GPU-version-1 kernel:

```
void matmult gpu1 kernel(int M, int N, int K, double* A, double *B, double* C
1
        global
            double temp = 0.0;
2
3
            for (int i = 0; i < M; i++) {
4
5
                for (int j = 0; j < N; j++) {
                    temp = 0.0;
6
                    for (int k = 0; k < K; k++) {
7
                        temp += A[i*K + k] * B[k*N + j];
8
9
                    C[i*N + j] = temp;
10
11
            }
12
       }
13
```

This kernel is defined with grid-size and block-size equal to 1 to fulfill the conditions stated previously. Upon analysing the performance with a profiler we observed low occupancy with 1.86% and very low memory and SM.

#### Naive version one thread per element



#### $matmult\_gpu2()$

On this version, we use the characteristics of the GPU for optimize the version, so that, each output element  $C_{ijk}$ , was obtained on a different thread. This is accomplished by using potency of 2 integers as block-size values. This favour the GPU architecture so that we make use of the full warps (blocks of 32 threads which run the same sentence at a time) and bypass scheduling policies. There is a limit in the total block-size of 1024 defined by the hardware.

The code of the kernel in this version is presented above.

```
1
        /st part 2: naive implementation in GPU (one thread per element in C) st/
2
3
        __global__ void matmult_gpu2_kernel(int M, int N, int K, double* A, double* B, double* C
4
            double temp = 0.0;
            int i = blockIdx.x * blockDim.x + threadIdx.x;
5
            int j = blockIdx.y * blockDim.y + threadIdx.y;
6
7
            if (i < M && j < N){ // ensure that the extra threads do not do any work
8
9
                for (int step = 0; step < K; step++) {
10
                    temp += A[j*K + step] * B[step*N + i];
11
12
                C[j*N + i] = temp;
13
            }
       }
14
```

and the definition of Block number per grid and threads per block was as shown in the following piece of code.

```
1 dim3 blocksPerGrid(((N-1) / BLOCK_SIZE+1), ((M-1) / BLOCK_SIZE+1));
2 dim3 threadsPerBlock(BLOCK_SIZE, BLOCK_SIZE);
```

Upon inspecting the performance with a profiler, we found a higher occupancy 77.97% and higher memory usage.

The performance of gpu1 at higher sizes was not possible to be collected, since the runtime surpassed the 1hour limit of the hpc. However, the data collected is enough to compare with the other versions. As it was expected after the long runtime, the version gpu1 was seems to performance worse than even the CPU, which was not a surprise, since CPU perform better than GPU in sequential computation. With regard to the performance of the version gpu2, the version lib perform better at small matrix sizes. However, when the size of the matrix or memory footprint increase, the CPU reach a bound and the GPU2 version 2, in contrast to the first version, parallelize process, so that outperforming the CPU version.

## 2.2 Improved Matrix Multiplication

## $matmult\_gpu3()$

The function  $matmult\_gpu3()$  is a matrix multiplication function that uses the GPU as in the previous function  $matmult\_gpu2()$ , but now each thread computes two elements





Figure 1: Mflops/s vs Memory footprint comparison.

of the resulting matrix C. This two elements can be contiguous or not, but for simplicity we will work with contiguous elements. There are then two options, we can either compute the contiguous element to the right or the one right below. In the code below the both versions are shown with commented lines.

```
void matmult gpu3 kernel(int M, int N, int K, double* d A, double* d B, double*
 1
       global
         \mathrm{d_C)}^{-}\overline{\{}
2
               double temp1 = 0.0;
3
               double temp2 = 0.0;
 4
 5
               int i = (blockIdx.x * blockDim.x + threadIdx.x); //*stride; // right
 6
               int j = (blockIdx.y * blockDim.y + threadIdx.y)*stride; // below
 7
               if (i < M \&\& j < N)  {
                     for (int k = 0; k < K; k++) {
9
                          temp1 += d_A[(i)*K + k] * d_B[k*N + j];
10
                          /* Below neighbour */
11
                          i\,f (j+1 < N) ( // only if not end
12
                               temp2 += d_A[(i)*K + k] * d_B[k*N + (j+1)];
13
14
                          }
15
                          /* Right neighbour
                              \begin{array}{l} \text{(i+1 < M) \{ // \ only \ if \ not \ end} \\ \text{temp2 += d_A[(i+1)*K + k] * d_B[k*N + (j)];} \end{array} 
16
17
18
19
                    \dot{d}_C[i*N + j] = temp1;
20
               /* below neighbour */
    if (j+1 < N) \{ // \text{ only if not end} \}
    d_C[(i)*N + (j+1)] = temp2;
21
22
23
24
                     /* right neighbour
25
               if (i+1 < M) { // only if not end
26
27
               d_C[(i+1)*N + j] = temp2;
               }*/
}
28
29
          }
```

As can be seen, there are now two elements being computed by the same thread, and some if clauses were added to avoid dimensions problem when computing the neighbour next to the limits of the matrix. Both implementations were tested for a range of different matrices to compare their performance. In the figure below the MFLOPS are plotted vs the Mmeory footprint (kBytes) for both implementations.



Figure 2: MFLOPS vs Memory footprint.

As can be seen from the graph in *figure 3*, the *below neighbour* implementation performs better. Since threads in the GPU run in parallel it is more efficient to use column major order. Upon inspecting the performance with a profiler, we found lower occupancy 32.27% and a lower memory usage 36.36% than in the previous implementation.

#### matmult gpu4()

Function  $matmult\_gpu4()$  is then constructed as a generalization of  $matmult\_gpu3()$  where each thread now computes more than 2 elements of the resulting matrix C. The code below shows the device code, the kernel.



```
5
                  for (sr = 0; sr < stride_row; sr++){
6
                      temp[sc][sr] = 0.0;
7
 8
             int j = (blockIdx.x * blockDim.x + threadIdx.x)*stride col;
9
             int i = (blockIdx.y * blockDim.y + threadIdx.y)*stride_row;
10
             if (i < M && j < N) {
11
                  for (int k = 0; k < K; k++) {
12
                      for (sc = 0; sc < stride\_col; sc++) {
13
                           if (sc + j < N) {
14
15
                                \quad \text{for } (sr = 0; sr < stride\_row; sr++) \ \{
16
                                    if (sr + i < M) {
                                         temp[sc][sr] += d A[(i+sr)*K + k] * d B[k*N + (j+sc)];
17
18
19
                                }
                           }
20
                      }
21
22
23
                      (sc = 0; sc < stride\_col; sc++) {
24
                       if (sc + j < N) {
                           for (sr = 0; sr < stride\_row; sr++) \{
if (sr + i < M) \{
25
26
27
                                    d_C[(i+sr)*N + (j + sc)] = temp[sc][sr];
28
29
                           }
30
                      }
31
                  }
             }
32
        }
```

Next we can try different strides in columns and rows to find the optimal combination. In the next figure 4, for 9 different combinations (stride row x stride col) the MFLOPS are plotted for different memory footprints.

Once again we can see how the best performing stride combinations are the ones that have the large column part, namely, and in order, (2x4, 2x8), then squared strides (2x2, 4x4, 8x8) and the worst performing are (4x2, 8x4). The difference in performance is more noticeable for larger memory footprints, or larger matrices, where the best performing implementation is 2x4 (Orange in figure 4).

## 2.3 Final Matrix Multiplication

#### $matmult \;\; gpu5()$

For implementing this version, we based our implementation on the matrix multiplication described in the shared memory section of "CUDA Programming guide"<sup>1</sup>. The idea of this version is split the matrix into sub-matrix so that it can be launched by the same block. Additionally the elements of the matrix A and B are allocated also in the shared memory. With this method we avoid to use the global memory for the calculation which access is much slower than in the shared memory.

The code for version gpu5 kernel is shown below.

```
1 #define BLOCKDIM 32
```

<sup>1</sup>http://docs.nvidia.com/cuda/cuda-c-programming-guide/index.html#shared-memory





Figure 3: MFLOPS vs Memory footprint.

```
2
3
       int blockRow = blockIdx.y;
4
       int blockCol = blockIdx.x;
5
       int row = threadIdx.y;
6
       int col = threadIdx.x;
       double intSum = 0.0;
7
8
9
       //Sub matrix C
       \label{eq:condition} \begin{array}{ll} \textbf{double} & *Csub = \&d\_c [\,blockRow*BLOCKDIM*n + blockCol*BLOCKDIM] \,; \end{array}
10
11
12
       for (int i=0; i<(k/BLOCKDIM); i++){
13
         //Get submatrices from A, B
         14
15
16
         \_\_shared\_\_\_\_double\_As[BLOCKDIM][BLOCKDIM];
17
         __shared__ double Bs[BLOCKDIM][BLOCKDIM];
18
19
20
         As[row][col] = Asub[row*k+col];
21
         Bs[row][col] = Bsub[row*n+col];
22
23
         __syncthreads();
24
25
         for (int j=0; j < BLOCKDIM; j++){
26
           intSum += As[row][j]*Bs[j][col];
27
28
           _syncthreads();
29
30
       Csub[row*n+col] = intSum;
31
```

Upon inspecting the performance with a profiler, we found higher occupancy 81.60% and a higher memory usage 71.58% than in the previous implementation.

## 2.4 Cublas Matrix Multiplication

#### $matmult\_gpulib()$

Finally, we will add a final implementation for matrix multiplication that we will use as benchmark to compare the rest of our implementations.  $matmult\_gpu6()$  uses cublasDgemm(), which comes in cuBLAS library, an implementation of BLAS (Basic Linear Algebra Subprograms) on top of the NVIDIA®CUDA™ runtime, allowing the user to access the computational resources of NVIDIA Graphics Processing Unit (GPU) for faster computation. The code for this function can be seen below.

```
void matmult gpulib(int m, int n, int k, double *A, double *B, double *C) {
1
2
       cudaSetDevice(2);
3
        /* declare handle *
4
       cublasHandle t handle;
       cublasCreate(&handle);
5
       double alpha = 1.0; // no prefactor
double beta = 0.0; // C matrix not involved
6
7
8
9
       double * d_A, * d_B, * d_C;
10
       cudaMalloc((void**) &d_A, m*k * sizeof(double));
       cudaMalloc((void**) &d_B, k*n * sizeof(double));
11
12
       cudaMalloc((void**) &d C, m*n * sizeof(double));
       13
14
15
       cudaMemset(d C, 0, m*n * sizeof(double));
16
       cublas Dgemm (handle, CUBLAS OP N, CUBLAS OP N, m, n, k, &alpha, &d A[0], k, &d B[0], n, &
17
           beta, &d C[0], n);
18
19
       cublasDestroy(handle);
20
       cudaMemcpy(C, d_C, m*n * sizeof(double), cudaMemcpyDeviceToHost);
21
       cudaFree(d_A);
       cudaFree(d_B);
22
23
       cudaFree (d C);
```

Finally we plot the MFLOPS vs Memory footprints for all the implementations described in this report, to obtain an overall picture of which versions perform the best. In the figure below this graph is shown.

As we could see there is some variation in the performance of the different version depending on the moment in which the version was run as it was warned in the lectures. As a upper bound we have the CUBLAS version which is the most optimized version of the matmult. Then it should be GPU5 version, since it is highly optimized splitting the matrix in order to use only shared memory. It is also weird that the GPU2 is above GPU3.



Figure 4: MFLOPS vs Memory footprint.

#### 3 GPU Poisson Problem

## 3.1 Sequential Kernel Jacobi

As in the previous assignment, we want to solve the same Poisson problem using the Jacobi algorithm. However, instead of optimize a version which runs in CPU, in this project we work with GPU and implementing the code with CUDA.

#### Sequential version in one thread

The first GPU version of Jacobi only use 1 thread per block. The Kernel has three nested loops which moves the grid through a flattened 3d Matrix, So that, performing a sequential computation. The implemented kernel is show above.

```
void jacobi v1(double *d u, double *d uOld, double *d f, int N, int N2, int
                                  global
    1
                                          iter_max, double frac, double delta2){
    2
    3
                                           int i, j, k;
    5
                                            for (i = 1; i < N-1; i++) {
                                                      for (j = 1; j < N-1; j++) {
    6
    7
                                                                                             for (k = 1; k < N-1; k++) {
    8
                                                                                                               /* Compute update of uNew */
  9
                                                                                                             d_u[i*N*N+j*N+k] = frac*(d_uOld[(i-1)*N*N+j*N+k] + d_uOld[(i+1)*N*N+j*N+k] + d_uOld[(i+1)*N*N+j*N+k] + d_uOld[(i+1)*N*N+j*N+k] + d_uOld[(i+1)*N*N+j*N+k] + d_uOld[(i+1)*N*N+j*N+k] + d_uOld[(i+1)*N*N+j*N+k] + d_uOld[(i+1)*N+N+j*N+k] + d_uOld[(i+1)*N+j*N+k] + d_uOld[(i+1)*N+k] + d_u
10
                                                                                                             \begin{array}{l} d_uOld \left[ \ i*N*N+(j-1)*N+k \right] \ + \ d_uOld \left[ \ i*N*N+(j+1)*N+k \right] \ + \ d_uOld \left[ \ i*N*N+j*N+(k-1) \right] \\ + \ d_uOld \left[ \ i*N*N+j*N+(j+1) \right] \ + \ delta2*d_f \left[ \ i*N*N+j*N+k \right] ) \ ; \end{array}
11
                                                                                          //d = abs(\overline{u}New[i*N*N+j*N+k] - uOld[i*N*N+j*N+k]);
12
13
                                                               }
14
                                          }
15
16
```

And we defined the grid size and block size as follows.

Below is presented the profile of this version which will be discussed after the table.

#### Section: Launch Statistics

| Block Size                       |                 | 1     |
|----------------------------------|-----------------|-------|
| Grid Size                        |                 | 1     |
| Registers Per Thread             | register/thread | 48    |
| Shared Memory Configuration Size | Kbyte           | 32.77 |
| Driver Shared Memory Per Block   | Kbyte/block     | 1.02  |
| Dynamic Shared Memory Per Block  | byte/block      | 0     |
| Static Shared Memory Per Block   | byte/block      | 0     |
| Threads                          | thread          | 1     |
| Waves Per SM                     |                 | 0.00  |
|                                  |                 |       |



------ -----

| Section: GPU Speed Of Light     |               |            |
|---------------------------------|---------------|------------|
| DRAM Frequency                  | cycle/nsecond | 1.21       |
| SM Frequency                    | cycle/usecond | 764.98     |
| Elapsed Cycles                  | cycle         | 507426112  |
| Memory [%]                      | %             | 0.03       |
| SOL DRAM                        | %             | 0.00       |
| Duration                        | msecond       | 663.32     |
| SOL L1/TEX Cache                | %             | 3.15       |
| SOL L2 Cache                    | %             | 0.02       |
| SM Active Cycles                | cycle         | 4698355.23 |
| SM [%]                          | %<br>         | 0.03       |
| Section: Occupancy              |               |            |
| Block Limit SM                  | block         | 32         |
| Block Limit Registers           | block         | 40         |
| Block Limit Shared Mem          | block         | 164        |
| Block Limit Warps               | block         | 64         |
| Theoretical Active Warps per SM | warp          | 32         |
| Theoretical Occupancy           | %             | 50         |
| Achieved Occupancy              | %             | 1.56       |
| Achieved Active Warps Per SM    | warp          | 1.00       |

As we can see from the different sections the memory usage is almost 0%, that is due to the fact that we are processing one element at a time. The achieved Occupancy, warps running at the same time divided by total number of warp that could be running, gives a glimpse of how optimal is the method. It is not surprising that our occupancy is 1.56%, since we are using a warp execution of 1 thread. The SM percentage is also low because we only run 1 thread (0.03%), to use the full possible power of a GPU you need much more threads per SM than number of CUDA cores in the SM.

#### 3.2 Naive Kernel Jacobi

As we can see from the previous section, sequential operations over GPUs output worse performance than the obtained in the CPU case. In order to increase performance, it is necessary to distribute the operations over multiple threads of the GPU.

```
1
2
    KERNEL
   __global__
           void jacobi_v1(double *d_u, double *d_uOld, double *d_f, int N, int N2, int
3
     iter_max, double frac, double delta2){
4
5
      int i = blockIdx.x * blockDim.x + threadIdx.x;
      int j = blockIdx.y * blockDim.y + threadIdx.y;
6
      int k = blockIdx.z * blockDim.z + threadIdx.z;
8
      9
10
            delta2*d f[i*N2+j*N+k]);
11
     }
12
13
    MAIN LOOP
14
15
16
17
18
      while (it < iter max) {
        swap(&d uOld, &d u);
19
         jacobi v1
20
21
         cudaDeviceSynchronize();
22
         it++;
23
24
25
```

For the calculations the blocksize has been set to 512 threads per block (multiple of 32) and  $N^3/512$  blocks per grid as can be checked in the launch statistics since threads are executed in groups of 32 warps. Otherwise, some threads in a warp might be masked off. The following run statistics were performed for N = 128.

#### Section: Launch Statistics

| Block Size                       |                 | 512     |
|----------------------------------|-----------------|---------|
| Grid Size                        |                 | 4096    |
| Registers Per Thread             | register/thread | 22      |
| Shared Memory Configuration Size | Kbyte           | 16.38   |
| Driver Shared Memory Per Block   | Kbyte/block     | 1.02    |
| Dynamic Shared Memory Per Block  | byte/block      | 0       |
| Static Shared Memory Per Block   | byte/block      | 0       |
| Threads                          | thread          | 2097152 |
| Waves Per SM                     |                 | 9.48    |

Further statistics are analysed attending to the "GPU Speed of Light" and Occupancy sections down below.

| Section:  | GPU  | Speed | Of          | Light |
|-----------|------|-------|-------------|-------|
| DCCCIOII. | UI U | ppcca | $O_{\perp}$ | பாதார |

| DRAM Frequency                  | cycle/nsecond | 1.21      |
|---------------------------------|---------------|-----------|
| SM Frequency                    | cycle/usecond | 759.76    |
| Elapsed Cycles                  | cycle         | 169655    |
| Memory [%]                      | %             | 89.79     |
| SOL DRAM                        | %             | 12.08     |
| Duration                        | usecond       | 223.30    |
| SOL L1/TEX Cache                | %             | 93.04     |
| SOL L2 Cache                    | %             | 46.87     |
| SM Active Cycles                | cycle         | 163732.38 |
| SM [%]                          | %             | 5.35      |
| Section: Occupancy              |               |           |
| Block Limit SM                  | block         | 32        |
| Block Limit Registers           | block         | 5         |
| Block Limit Shared Mem          | block         | 164       |
| Block Limit Warps               | block         | 4         |
| Theoretical Active Warps per SM | warp          | 64        |
| Theoretical Occupancy           | %             | 100       |
| Achieved Occupancy              | %             | 72.35     |
| Achieved Active Warps Per SM    | warp          | 46.30     |

A very low Streaming Multiprocessors (SM) percentage (5.35%) is obtained in contrast with a high Memory percentage (89.79%) which indicates the process is highly memory bounded. We also achieve a high occupancy (72.35%) up to a 100% theoretical occupancy, indicating high instruction efficiency.

#### 3.3 Dual GPU Jacobi

The next version makes use of two GPUs of the same model stated previously. The grid was split into two sections of dimension  $N^3/2$ . Each half was allocated in two separate GPUs sharing memory- enabling peer access, to compute the gradient. The events in the devices are synchronized in each iteration to block further execution of the host over the operations of each device.

```
// KERNELS
  1
         __global
                                   void \ jacobi\_v3\_dv0(double \ *d\_u, \ double \ *d\_uOld, \ double \ *d1\_uOld, \ double \ *d \ f, \ \setminus \ double \ *d_uOld, \ do
  2
                  double frac, double delta2, int N, int N2) {
 3
  4
  5
             int i = blockIdx.x * blockDim.x + threadIdx.x;
             int j = blockIdx.y * blockDim.y + threadIdx.y;
 6
             int k = blockIdx.z * blockDim.z + threadIdx.z;
 8
 9
              if (0 < k & k < (N-1) & 0 < j & j < (N-1) & 0 < i) {
                   if (i = (N/2-1)) {
10
                      11
12
13
                           d\overline{1} uOld[j*N + k] +
                           d_{u}Old[i*N2 + (j-1)*N + k] + 
14
15
                           d_uOld[i*N2 + (j+1)*N + k] + 
                           d_uOld[i*N2 + j*N + k-1] +
16
                           d_uOld[i*N2 + j*N + k+1] + 
17
                 18
19
20
                      d_uOld[(i-1)*N2+ j*N + k] +
21
                           d_uOld[(i+1)*N2 + j*N + k] +
22
23
                           d_uOld[i*N2 + (j-1)*N + k] +
                           d_uOld[i*N2 + (j+1)*N + k] + 
24
                           d\_uOld\,[\;i*N2\;+\;j*N\;+\;k{-}1]\;+\;
25
                           d uOld [i*N2 + j*N + k+1] +
27
                            \overline{\text{delta2}} * \text{d f}[i*N2 + j*N + k]);
28
29
             }
30
        }
31
                                  void jacobi v3 dv1(double *d1 u, double *d1 uOld, double *d uOld, double *d1 f, \
32
33
                  double frac, double delta2, int N, int N2) {
34
             int i = blockIdx.x * blockDim.x + threadIdx.x;
35
36
             int j = blockIdx.y * blockDim.y + threadIdx.y;
             int k = blockIdx.z * blockDim.z + threadIdx.z;
37
38
39
              if (0 < k & k < (N-1) & 0 < j & j < (N-1) & i < ((N/2)-1)) {
                  if (i == 0) {
40
                       41
                           \overline{d}_uOld [ (N/2-1)*N2+j*N+k] +
                           d\overline{1}_uOld[(i+1)*N2 + j*N + k] + 
43
                           d1_uOld[i*N2 + (j-1)*N + k] +
44
                           d1_uOld[i*N2 + (j+1)*N + k] + \
45
                           \begin{array}{l} d1\_uOld \left[ \ i*N2 \ + \ j*N \ + \ k-1 \right] \ + \ \setminus \\ d1\_uOld \left[ \ i*N2 \ + \ j*N \ + \ k+1 \right] \ + \ \end{array}
46
47
                            delta2 * d1 f[i*N2 + j*N + k]);
48
49
50
                            else if (i > 0) {
                      d1_u[i*N2 + j*N + k] = frac* ( 
51
                           \overline{d}1_uOld[(i-1)*N2 + j*N + k] +
52
                           d1\_uOld\,[\,(\ i+1)*N2\ +\ j*N\ +\ k\,]\ +\ \backslash
53
                           d1\_uOld[i*N2 + (j-1)*N + k] + 
54
```

```
d1\_uOld\,[\;i*N2\;+\;(\;j+1)*N\;+\;k\,]\;\;+\;\;\backslash
55
                    \begin{array}{l} d1\_uOld\left[\,i*N2\,+\,j*N\,+\,k-1\right]\,+\,\\ d1\_uOld\left[\,i*N2\,+\,j*N\,+\,k+1\right]\,+\,\\ delta2\,*\,d1\_f\left[\,i*N2\,+\,j*N\,+\,k\,\right])\,; \end{array} 
56
57
58
59
60
         }
61
      }
62
63
      // MAIN LOOP
             while(it < iter_max){</pre>
64
                   swap(&d_uOld, &d_u);
swap(&d1_uOld, &d1_u);
65
66
67
                    cudaSetDevice(0);
68
                   jacobi\_v3\_dv0<\!\!<\!\!<\!\!gridsize\;,blocksize>\!\!>>\!\!(d\_u,\;d\_uOld,\;d1\_uOld,\;d\_f,\;frac\;,\;delta2\;,\;N,\;N2
69
                          );
70
71
                    cudaSetDevice(1);
                   jacobi\_v3\_dv1<\!<\!< gridsize\;, blocksize>>> (d1\_u\;,\;d1\_uOld\;,\;d\_uOld\;,\;d1\_f\;,\;frac\;,\;delta2\;,\;N,
72
                          N\overline{2});
73
                    cudaDeviceSynchronize();
74
75
                    cudaSetDevice(0);
76
                    cudaDeviceSynchronize();
77
                    it++;
             }
```

The grid size and block size was set with the same values stated in the previous section. The following run statistics were performed for N=128.

#### Section: GPU Speed Of Light

|                  |               | GPU 1    | GPU 2    |
|------------------|---------------|----------|----------|
| DRAM Frequency   | cycle/nsecond | 1.19     | 1.21     |
| SM Frequency     | cycle/usecond | 750.86   | 759.87   |
| Elapsed Cycles   | cycle         | 93569    | 93963    |
| Memory [%]       | %             | 83.09    | 82.77    |
| SOL DRAM         | %             | 8.91     | 8.90     |
| Duration         | usecond       | 124.61   | 123.65   |
| SOL L1/TEX Cache | %             | 93.39    | 93.53    |
| SOL L2 Cache     | %             | 43.22    | 43.85    |
| SM Active Cycles | cycle         | 83249.55 | 83152.31 |
| SM [%]           | %             | 7.85     | 7.34     |
|                  |               |          |          |

| Section: Occupancy              |       |       |       |
|---------------------------------|-------|-------|-------|
|                                 |       | GPU 1 | GPU 2 |
| Block Limit SM                  | block | 32    | 32    |
| Block Limit Registers           | block | 5     | 5     |
| Block Limit Shared Mem          | block | 164   | 164   |
| Block Limit Warps               | block | 4     | 4     |
| Theoretical Active Warps per SM | warp  | 64    | 64    |
| Theoretical Occupancy           | %     | 100   | 100   |
| Achieved Occupancy              | %     | 76.03 | 76.68 |
| Achieved Active Warps Per SM    | warp  | 48.66 | 49.08 |

Both GPU statistics show similar results of memory bound and occupancy, but with the tasks splitted, which will translate into higher performance. A comparison of the different models discussed until now are presented in the following figures. All the runs were performed for a total of 100 iterations for different N sizes (64, 128, 254, 512).



Figure 5: Iters/sec vs Memory footprint comparison.



Figure 6: Runtime vs Memory footprint comparison.



Figure 7: MLUPS vs Memory footprint comparison.



Figure 8: Speedup vs memory footprint comparison



It is clear from the above figures that sequential implementation in GPU translates into very poor performance, considerably lower than the CPU version. We observe a speedup of almost 7.5 times the fastest 16-thread CPU version for the GPU implementation presented in Section 3.2, but the most considerable speedup is presented by the dual-GPU implementation. The dual-GPU implementation also scales better with higher memory footprints, reaching a speedup of almost 20.0 times the 16-threads CPU version.

#### 3.4 Norm GPU Jacobi

For this part of the Poisson problem we will follow the model presented in 3.2. but with the addition of a threshold conditional to check the convergence of the algorithm. Initially, a first draft was made rewriting the computed norm back to the host and forward to the device in each iteration, so both host and device would access to the updated value of the norm, following the while loop clause.

```
// KERNEL
    1
    2
                           _{
m global}
                                                                        void jacobi v1(double *d u, double *d uOld, double *d f, int N, int N2, int
                                      iter max, double frac, double delta2, double *d norm) {
    3
                                       int i = blockIdx.x * blockDim.x + threadIdx.x;
    4
                                       \label{eq:int_j} int \ j \ = \ blockIdx.y \ * \ blockDim.y \ + \ threadIdx.y;
    5
    6
                                        int k = blockIdx.z * blockDim.z + threadIdx.z;
                                       double norm value;
    7
                                       if (i>0 && i<N-1 && j>0 && j<N-1 && k>0 && k<N-1){
    8
                                                           d\ u[i*N2+j*N+k] = frac*(d\ uOld[(i-1)*N2+j*N+k] + d\ uOld[(i+1)*N2+j*N+k] + d\ uOld[(i+1)*N2+
                                                                                +(j-1)*N+k + d \text{ uOld } [i*N2+(j+1)*N+k]+d \text{ uOld } [i*N2+j*N+k-1] + d \text{ uOld } [i*N2+j*N+k+1]+d
                                                                                delta2*d_f[i*N2+j*N+k]);
                                                           norm\_value = \\ ((d\_u[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]) \\ *(d\_u[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k] \\ -(d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k] \\ -(d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]) \\ *(d\_u[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]) \\ *(d\_u[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]) \\ *(d\_u[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld[i*N2+j*N+k]-d\_uOld
11
                                                                              k]));
12
                                                           atomicAdd(d norm, norm value);
13
                                      }
14
15
                              MAIN LOOP
16
17
                                        while(it < iter max && *h norm>tolerance){
                                                           *h_norm = \overline{0};
18
19
                                                          cudaMemcpy(d\_norm\,,\,\,h\_norm\,\,,norm\_size\,,\,\,cudaMemcpyHostToDevice)\,;
20
21
                                                           swap(&d uOld, &d u);
                                                           jacobi\_v1<<< gridsize\ , blocksize>>> (d\_u,\ d\_uOld,\ d\_f,\ N,\ N2,\ iter\_max\,,\ frac\ ,\ delta2\ ,
22
                                                                              d_norm);
23
                                                           cudaMemcpy(h_norm, d_norm ,norm_size, cudaMemcpyDeviceToHost);
24
                                                           cudaDeviceSynchronize();
25
                                                           it++;
26
                                      }
```

This implementation performed the required tasks but presented huge huge runtimes. The line labeled CUDA API in Figure (9) contains the CUDA calls on the CPU relevant to a kernel execution. Events in red are memory transfer calls from the CPU. As can be seen in the CPU overhead, the problem in performance was caused by the iterative copy actions between host and device as shown in Figure (9).



Figure 9: Profiler snapshot for N=128.

This problem in communication between host and device was solved by performing a block sum reduction statically allocating shared memory to perform the norm calculation.

```
// KERNEL
   1
                           inline__ __device__ double warpReduceSum(double value);
inline__ __device__ double blockReduceSum(double value)
   2
   3
   4
                                                                 void \ jacobi\_v1(double \ *d\_u, \ double \ *d\_uOld, \ double \ *d\_f, \ int \ N, \ int \ N2, \ int \ 
   5
                                 iter_max, double frac, double delta2, double *d_norm){
   6
   7
                         int i = blockIdx.x * blockDim.x + threadIdx.x;
   8
                         int j = blockIdx.y * blockDim.y + threadIdx.y;
                         \begin{array}{lll} \textbf{int} & \textbf{k} = \textbf{blockIdx.z} & * & \textbf{blockDim.z} + \textbf{threadIdx.z}; \end{array}
   9
10
                         double value = 0;
                      if (i>0 && i < N-1 && j>0 && j < N-1 && k>0 && k < N-1 ){
11
                                  \dot{d}_u[i*N2+j*N+k] = frac*(d_uOld[(i-1)*N2+j*N+k] + d_uOld[(i+1)*N2+j*N+k] + d_uOld[(i+1)*N+k] + d_uOld[(i+1)*N+k]
12
13
                                                                                                                          \\ d_uOld[i*N2+(j-1)*N+k] + d_uOld[i*N2+(j+1)*N+k] + d_uOld[i*N2+j*N+k-1]
                                                                                                                           d\_uOld\,[\,\,i*N2+j*N+k+1]+d\,e\,l\,t\,a\,2*d\_f\,[\,\,i*N2+j*N+k\,]\,)\,\,;
14
15
                                       value = pow((d_u[i*N*N+j*N+k]-d_uOld[i*N*N+j*N+k]), 2);
16
17
                         value = blockReduceSum(value);
18
                         if (threadIdx.x = 0 \&\& threadIdx.y = 0 \&\& threadIdx.z = 0)
19
20
                         {atomicAdd(d norm, value); }
21
22
23
24
                            inline
                                                                            device
                                                                                                                  double
                 blockReduceSum (double value) {
25
26
                                  shared
                                                                   double smem[32];
                          27
                                          blockDim.x;
28
29
                          if (indexThread < warpSize) {</pre>
30
31
                                 smem[indexThread]=0;
32
                          __syncthreads();
33
34
35
                          value = warpReduceSum(value);
36
37
                                               (indexThread % warpSize == 0)
38
                                  smem[indexThread / warpSize]=value;
39
40
                          __syncthreads();
41
```

```
if (indexThread < warpSize) {</pre>
42
43
       value=smem[indexThread];
44
   return warpReduceSum(value);}
45
46
      inline__ _device__ double warpReduceSum(double value)
47
48
49
     for (int i = 16; i > 0; i \neq 2)
50
        value += \_\_shfl\_down\_sync(-1, value, i);
51
52
      return value;
53
54
     // HOST LOOP
55
56
        while(it < iter_max && *h_norm>tolerance){
           *\dot{h}_norm = \overline{0}.0;
57
58
59
           cudaMemcpy(d norm, h norm ,norm size, cudaMemcpyHostToDevice);
           swap(&d uOld, &d u);
60
           jacobi_v1
61
               d norm);
           cudaMemcpy(h_norm, d_norm , norm_size, cudaMemcpyDeviceToHost);
62
63
           cudaDeviceSynchronize();
64
           it++;
65
       }
```



Figure 10: Profiler snapshot for N=128.

As can be seen from the profiler snapshot (Fig. 10) there is no time wasted for allocation in between iterations, highly boosting performance for this final version of the norm implementation and obtaining a performance comparable to the results observed for the naive implementation.

| Size(N) | Iter. | Time(s)    | Iter./s      |
|---------|-------|------------|--------------|
| 64      | 973   | 0.067010   | 14520.298231 |
| 128     | 2925  | 0.981119   | 2981.290488  |
| 256     | 8361  | 23.701864  | 352.757072   |
| 512     | 23248 | 537.748876 | 43.232076    |

Table 1: Results obtained for different N sizes in the final norm implementation. The tolerance threshold was set to 1.

## 4 Conclusion

From the first part of the assignment we could check that CPU performs better on sequential sentences. As soon as we started to exploit the number of threads in the GPU the performance of the GPU increases considerably, giving better results for this application than the CPU due to the high level of parallelization. In contrast to what we saw computing in C/C++, with the GPU gives better results unrolling the loops into columns. Finally, by exploting the shared memory the runtime is greatly reduced, since access the global memory is much slower than accessing the shared memory.

For the second part of the assignment we compared the performance of GPU accelerated Poisson problem against the fastest CPU version treated last week. It is shown that the arquitecture of GPUs is far less efficient for sequential computation than CPUs, which translates in big performance issues for the first implementation. Consequently we implemented a parallelized version with no share memory which greatly improved the performance over the 16 multi-thread CPU implementation. The performance could be greatly increased splitting the task between two GPUs of the same model. Finally, we exposed how the use of shared memory greatly affected the performance in tasks that requires iterative communication between host and device memory.

Assignment 1 List of Figures

# List of Figures

| 1    | Mflops/s vs Memory footprint comparison                                                                       |
|------|---------------------------------------------------------------------------------------------------------------|
| 2    | MFLOPS vs Memory footprint                                                                                    |
| 3    | MFLOPS vs Memory footprint                                                                                    |
| 4    | MFLOPS vs Memory footprint                                                                                    |
| 5    | Iters/sec vs Memory footprint comparison                                                                      |
| 6    | Runtime vs Memory footprint comparison                                                                        |
| 7    | MLUPS vs Memory footprint comparison                                                                          |
| 8    | Speedup vs memory footprint comparison                                                                        |
| 9    | Profiler snapshot for N=128                                                                                   |
| 10   | Profiler snapshot for N=128                                                                                   |
|      |                                                                                                               |
| iist | of Tables                                                                                                     |
|      |                                                                                                               |
| 1    | Results obtained for different N sizes in the final norm implementation. The tolerance threshold was set to 1 |

