

# How to Add a Calling Convention RISC-V Vector as an Example

Brandon Wu <brandon.wu@sifive.com> Kito Cheng <kito.cheng@sifive.com> LLVM developers meeting, October, 2024



## **Outline**

- Brief Recap of Calling Convention
- RISC-V Vector ABI and Stack Layout
- Implementation Details



# **Brief Recap of Calling Convention**



## What's the Calling Convention?

- Calling Convention unifies the registers for arguments between caller and callee.
  - Registers for A and B need to be consistent between MulAdd and Mul.
  - Registers for MulResult and C need to be consistent between MulAdd and Add.



```
function Multiply(Input1, Input2);
function Add(Input1, Input2);
function MulAdd {
    A = 2;
    B = 3;
    C = 4;
    MulResult = call Multiply(A, B);
    AddResult = call Add(MulResult, C);
    return AddResult;
}
```



## What's the Calling Convention?

- Calling Convention unifies the registers for return value between caller and callee.
  - Registers for A and B need to be consistent between MulAdd and Mul.
  - Registers for MulResult and C need to be consistent between MulAdd and Add.



```
function Mul(Input1, Input2);
function Add(Input1, Input2);
function MulAdd {
    A = 2;
    B = 3;
    C = 4;
    MulResult = call Mul(A, B);
    AddResult = call Add(MulResult, C);
    return AddResult;
}
```





## What's the Calling Convention?

- Calling Convention defines the responsibility of maintaining register states during the call.
  - Register states are guaranteed to be consistent before and after the call.
  - Calling Convention specifies whether caller or callee is in charge of it.
  - e.g.

```
func {
  def reg0
  call callee()
  use reg0
}
```



# **RISC-V ABI and Stack Layout**





## **RISC-V Scalar Registers**

#### **Integer Register Convention**

Table 1. Integer register convention

| Name      | ABI Mnemonic | Meaning                | Preserved across calls? |  |
|-----------|--------------|------------------------|-------------------------|--|
| x0        | zero         | Zero                   | — (Immutable)           |  |
| x1        | ra           | Return address         | No                      |  |
| x2        | sp           | Stack pointer          | Yes                     |  |
| х3        | gp           | Global pointer         | — (Unallocatable)       |  |
| x4        | tp           | Thread pointer         | — (Unallocatable)       |  |
| x5 - x7   | t0 - t2      | Temporary registers    | No                      |  |
| x8 - x9   | s0 - s1      | Callee-saved registers | Yes                     |  |
| x10 - x17 | a0 - a7      | Argument registers     | No                      |  |
| x18 - x27 | s2 - s11     | Callee-saved registers | Yes                     |  |
| x28 - x31 | t3 - t6      | Temporary registers    | No                      |  |

#### Ref:

https://github.com/riscv-non-isa/riscv-elf-psa bi-doc/blob/master/riscv-cc.adoc#integer-regi ster-convention



## **RISC-V Scalar Registers**

#### **Float point Register Convention**

Table 2. Floating-point register convention

| Name      | ABI Mnemonic | Meaning                | Preserved across calls? |
|-----------|--------------|------------------------|-------------------------|
| f0 - f7   | ft0 - ft7    | Temporary registers    | No                      |
| f8 - f9   | fs0 - fs1    | Callee-saved registers | Yes*                    |
| f10 - f17 | fa0 - fa7    | Argument registers     | No                      |
| f18 - f27 | fs2 - fs11   | Callee-saved registers | Yes*                    |
| f28 - f31 | ft8 - ft11   | Temporary registers    | No                      |

#### Ref:

https://github.com/riscv-non-isa/riscv-elf-psa bi-doc/blob/master/riscv-cc.adoc#floating-poi nt-register-convention





#### **RISC-V Vector Introduction**

- RISC-V vector is a scalable vector.
- RISC-V has 32 vector registers, each of them is VLEN bits.
- VLENB CSR holds the vector length in bytes, e.g. 128 bits vector length -> VLENB = 16.
- vtype CSR and the corresponding instructions for configuration.





## **RISC-V Vector Registers**

#### Standard calling convention v.s. Vector calling convention

|        | andard vector regi | ster calling convention                     |                         |
|--------|--------------------|---------------------------------------------|-------------------------|
| Name   | ABI Mnemonic       | Meaning                                     | Preserved across calls? |
| v0-v31 |                    | Temporary registers                         | No                      |
| vl     |                    | Vector length                               | No                      |
| vtype  |                    | Vector data type register                   | No                      |
| vxrm   |                    | Vector fixed-point rounding mode register   | No                      |
| vxsat  |                    | Vector fixed-point saturation flag register | No                      |

| Name    | ABI Mnemonic | Meaning                                     | Preserved across calls? |
|---------|--------------|---------------------------------------------|-------------------------|
| v0      |              | Argument register                           | No                      |
| v1-v7   |              | Callee-saved registers                      | Yes                     |
| v8-v23  |              | Argument registers                          | No                      |
| v24-v31 |              | Callee-saved registers                      | Yes                     |
| vl      |              | Vector length                               | No                      |
| vtype   |              | Vector data type register                   | No                      |
| vxrm    |              | Vector fixed-point rounding mode register   | No                      |
| vxsat   |              | Vector fixed-point saturation flag register | No                      |

#### Ref:

https://github.com/riscv-non-isa/riscv-elf-psa bi-doc/blob/master/riscv-cc.adoc#vector-regi ster-convention



Callee-allocated save area for register varargs

Scalar callee-saved registers

Scalar local variables

RVV objects

Variable sized objects



```
void test() {
  int a = 2024;
}
```

```
test:
   addi sp, sp, -32
          ra, <mark>24</mark>(sp)
   sd
          s0, 16(sp)
   sd
   addi
          s0, sp, 32
          a0, 2024
   li
          a0, -20(s0)
   SW
   addi
          sp, s0, -32
   ld ra, 24(sp)
   1d s0, 16(sp)
   addi sp, sp, 32
   ret
```





```
void test() {
  int a = 2024;
  vint32m1_t b;
}
```

```
test:
  addi
         sp, sp, -32
           ra, <mark>24</mark>(sp)
   sd
           s0, 16(sp)
   sd
           s0, sp, 32
   addi
          a0, vlenb
   csrr
   slli
          a0, a0, 1
   sub
           sp, sp, a0
           a0, 2024
   li
          a0, -20(s0)
   SW
          sp, s0, -32
   addi
          ra, <mark>24</mark>(sp)
   ld
          s0, 16(sp)
   ld
   addi
          sp, sp, 32
   ret
```





```
void test(int
count, ...) {
  int a = 2024;
  vint32m1_t b;
}
```

```
test:
   addi
            sp, sp, -96
             ra, 24(sp)
   sd
                 16(sp)
   sd
             s0,
             s0, sp, 32
   addi
            t0, vlenb
   csrr
   slli
            t0, t0, 1
            sp, sp, t0
   sub
   sd
                 56 (s0
            a6, 48(s0
   sd
   sd
            a5,
                    s0
   sd
            a4,
                    s0
            a3,
   sd
                 24(s0
            a2,
   sd
                 16(s0
                 8(s0)
   sd
            a0,
                 -20(s0)
   SW
   li
            a0,
                 2024
            a0, -24(s0)
   SW
                 s0, -32
   addi
            sp,
            ra, 24(sp)
   ld
   ld
            s0, 16(sp)
   addi
            sp, sp,
   ret
```

| Callee-allocated save area for register varargs |              |
|-------------------------------------------------|--------------|
| Scalar callee-saved registers                   | SP - 56      |
| Scalar local variables                          | SP - 80      |
|                                                 | SP - 88      |
| RVV objects                                     | SP - 96 -2 * |
|                                                 | VLENB        |





```
extern int sz;
void test(int
count, ...) {
  int a = 2024:
  vint32m1_t b:
  int arr[sz];
```

Callee-allocated save area for register varargs SP - 56 Scalar callee-saved registers SP - 80 Scalar local variables SP - 88 **RVV** objects **VLENB** Variable sized objects

SP - 112 -2 \* SP - 112 -2 \* VLENB - 4 \* sz

test: addi sp, sp, -112 sd ra, 40(sp) s0, 32(sp)sd s0, sp, 48 addi t0, vlenb csrr slli t0, t0, 1 sp, sp, t0 sub a7, 56(s0) sd a6, 48(s0) sd a5, 40(s0)sd a4, 32(s0) sd a3, 24(s0) sd a2, 16(s0)sd 8(s0) sd a1, a0, -20(s0) SW a0, 2024 li a0, -24(s0)SW

a0, %hi(sz) lui a0, %lo(sz)(a0)lwu a1, sp  $\mathsf{m}\mathsf{v}$ a1, -32(s0)sd a1, a0, 2 slli addi a1, a1, 15 a2, a1, -16 andi a1, sp mν a1, a1, a2 sub sp, a1 ΜV sd a0, -40(s0)ld a0, -32(s0)sp, a0 ΜV sp, s0, -48addi ra, 40(sp)ld s0, 32(sp)ld addi sp, sp, 112 ret

16



# **Implementation Details**



clang/include/clang/Basic/Attr.td

- clang/include/clang/Basic/Specifiers.h





clang/lib/CodeGen/CGCall.cpp



- Ilvm/include/Ilvm/IR/CallingConv.h

```
namespace CallingConv {
  /// LLVM IR allows to use arbitrary numbers as calling convention identifiers.
  using ID = unsigned;
  /// A set of enums which specify the assigned numeric values for known llvm
  /// calling conventions.
  /// LLVM Calling Convention Representation
  enum {
    /// The default llvm calling convention, compatible with C. This convention
    /// is the only one that supports varargs calls. As with typical C calling
    /// conventions, the callee/caller have to tolerate certain amounts of
    /// prototype mismatch.
    C = 0
    /// stdcall is mostly used by the Win32 API. It is basically the same as the
    /// C convention with the difference in that the callee is responsible for
    /// popping the arguments from the stack.
    X86 \text{ StdCall} = 64,
    /// Calling convention used for RISC-V V-extension.
    RISCV VectorCall = 110,
    /// The highest possible ID. Must be some 2^k - 1.
   MaxID = 1023
  }:
    end namespace CallingConv
```





- Ilvm/include/Ilvm/AsmParser/LLToken.h

```
namespace lltok {
enum Kind {
    .
    .
    kw_cc,
    kw_x86_stdcallcc,
    kw_riscv_vector_cc,
    .
};
} // end namespace lltok
```

- Ilvm/lib/AsmParser/LLParser.cpp





- Ilvm/lib/IR/AsmWriter.cpp





test.c

```
vint32m1_t __attribute__((riscv_vector_cc)) bar(vint32m1_t input);
// [[riscv::vector_cc]] vint32m1_t bar(vint32m1_t input);
vint32m1_t test_vector_cc_attr(vint32m1_t input, int32_t *base, size_t vl) {
   vint32m1_t val = __riscv_vle32_v_i32m1(base, vl);
   vint32m1_t ret = bar(input);
   __riscv_vse32_v_i32m1(base, val, vl);
   return ret;
}
```

- clang -target riscv64 -S -emit-llvm test.c

```
declare riscv_vector_cc <vscale x 2 x i32> @bar(<vscale x 2 x i32>)

define <vscale x 2 x i32> @test_vector_cc_attr(<vscale x 2 x i32> %input, ptr %base, i64 %vl) {
  entry:
    %0 = tail call <vscale x 2 x i32> @llvm.riscv.vle.nxv2i32.i64(<vscale x 2 x i32> poison, ptr %base, i64 %vl)
    %call = tail call riscv_vector_cc <vscale x 2 x i32> @bar(<vscale x 2 x i32> %input)
    tail call void @llvm.riscv.vse.nxv2i32.i64(<vscale x 2 x i32> %0, ptr %base, i64 %vl)
    ret <vscale x 2 x i32> %call
}
```



#### - RISC-V Vector has 2 concepts

- LMUL: Vector register group multiplier.
- NF: Number of Fields(vector register group) in a segment(This is used for segment load/store)
- e.g.

| LMUL = 1 | LMUL = 2 | LMUL = 2, NF = 2 |
|----------|----------|------------------|
| v0       | v0       | v0               |
| v1       | v1       | v1               |
| v2       | v2       | v2               |
| v3       | v3       | v3               |

SiFive

- The type for representing NF is called "Vector Tuple Type".



#### Constraints for RVV(normal vector) Type:

- 1. Starting register should be multiple of LMUL.
- 2. All LMUL registers should be consecutive.
- example1: **✓** vint64m2 -> V2,V3
- example2: X vint64m2 -> V1,V2
- example3: X vint64m4 -> V4,V6,V8,V24

#### - Constraints for Vector Tuple Type:

- 1. All of constraints in RVV type.
- 2. All NF register group should be consecutive.
- example4: vint64m2x2 -> V2,V3,V4,V5
- example5: × vint64m2x2 -> V2,V3,V8,V9



- RVV type can be model using "vscale" in Ilvm
  - Bits per block = 64
  - vint64m1 -> <vscale x 1 x i64>
- In RISC-V, if we use the same approach to model tuple type, it would be ambiguous.
  - vint64m2x4 -> <vscale x 8 x i64>???
  - vint64m4x2 -> <vscale x 8 x i64>???
  - So we need another type to model the vector tuple type correctly.
- AArch64 has NF but not LMUL, the AArch64 vector tuple type can be represented using existing scalable vector.
  - Bits per block = 128
  - svint64\_t -> <vscale x 2 x i64>
  - svint64x2\_t -> <vscale x 4 x i64>



- Previously we used "struct" for tuple type, but it would be flattened during selection dag construction, so the "NF" information is gone.
  - vint64m2x4 ->

```
{<vscale x 2 x 64>, <vscale x 2 x 64>, <vscale x 2 x 64>, <vscale x 2 x 64>} -> MVT::nxv2i64, MVT::nxv2i64, MVT::nxv2i64
```

- RISC-V models the vector tuple type in LLVM IR by using TargetExtType.
  - vint64m2x4 -> target("riscv.vector.tuple", <vscale x 16 x i8>, 4)
  - The type argument represents the LMUL with regularized element type i8.
  - The integer argument represents the NF.



- MVT(Machine Value Type) for RISC-V Vector
  - RVV: <vscale x 2 x i64> -> MVT::nxv2i64
  - Vector Tuple Type: target("riscv.vector.tuple", <vscale x 16 x i8>, 4) -> MVT::riscv\_nxv16i8x4
- Machine Register class for RISC-V Vector
  - RVV: <vscale x 2 x i64> -> VRM2
    - Registers in VRM2 class: V0M2, V2M2, V4M2, V6M2... V30M2
  - Vector Tuple Type: target("riscv.vector.tuple", <vscale x 16 x i8>, 4) -> VRN4M2
    - Registers in VRN4M2 class: V0M2\_V2M2\_V4M2\_V6M2, V2M2\_V4M2\_V6M2\_V8M2...
       V24M2\_V26M2\_V28M2\_V30M2





- Ilvm/lib/Target/RISCV/RISCVCallingConv.td





Ilvm/lib/Target/RISCV/RISCVRegisterInfo.cpp

```
const MCPhysReg *
RISCVRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
  bool HasVectorCSR =
     MF->getFunction().getCallingConv() == CallingConv::RISCV_VectorCall &&
      Subtarget.hasVInstructions();
 switch (Subtarget.getTargetABI()) {
 default:
    llvm_unreachable("Unrecognized ABI");
  case RISCVABI::ABI ILP32:
  case RISCVABI::ABI_LP64:
   if (HasVectorCSR)
      return CSR ILP32 LP64 V SaveList;
    return CSR ILP32 LP64 SaveList;
  case RISCVABI::ABI ILP32F:
  case RISCVABI::ABI LP64F:
   if (HasVectorCSR)
      return CSR_ILP32F_LP64F_V_SaveList;
    return CSR_ILP32F_LP64F_SaveList;
  case RISCVABI::ABI ILP32D:
  case RISCVABI::ABI LP64D:
   if (HasVectorCSR)
      return CSR ILP32D LP64D V SaveList;
    return CSR ILP32D LP64D SaveList;
```





- Ilvm/lib/Target/RISCV/RISCVFrameLowering.cpp
  - Utility function to get all of RVV callee saved information.



- Ilvm/lib/Target/RISCV/RISCVFrameLowering.cpp

```
std::pair<int64 t, Align>
RISCVFrameLowering::assignRVVStackObjectOffsets(MachineFunction &MF) const {
  SmallVector<int, 8> ObjectsToAllocate;
  auto pushRVVObjects = [&](int FIBegin, int FIEnd) {
   for (int I = FIBegin, E = FIEnd; I != E; ++I) {
     unsigned StackID = MFI.getStackID(I);
     if (StackID != TargetStackID::ScalableVector)
       continue;
     if (MFI.isDeadObjectIndex(I))
       continue:
     ObjectsToAllocate.push_back(I);
  // First push RVV Callee Saved object, then push RVV stack object
  std::vector<CalleeSavedInfo> &CSI = MF.getFrameInfo().getCalleeSavedInfo();
  const auto &RVVCSI = getRVVCalleeSavedInfo(MF, CSI);
  if (!RVVCSI.empty())
```

```
// Allocate all RVV locals and spills
int64_t Offset = 0;
for (int FI : ObjectsToAllocate) {
    // ObjectSize in bytes.
    int64_t ObjectSize = MFI.getObjectSize(FI);
    auto ObjectAlign = std::max(Align(8), MFI.getObjectAlign(FI));
    // If the data type is the fractional vector type, reserve one vector
    // register for it.
    if (ObjectSize < 8)
        ObjectSize < 8)
        ObjectSize = 8;
    Offset = alignTo(Offset + ObjectSize, ObjectAlign);
    MFI.setObjectOffset(FI, -Offset);
    // Update the maximum alignment of the RVV stack section
    RVVStackAlign = std::max(RVVStackAlign, ObjectAlign);
}
</pre>
```





- Ilvm/lib/Target/RISCV/RISCVFrameLowering.cpp
  - Emit spills for RVV.

```
bool RISCVFrameLowering::spillCalleeSavedRegisters(
   MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
   ArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const {
 const auto &RVVCSI = getRVVCalleeSavedInfo(*MF, CSI);
 auto storeRegToStackSlot = [&](decltype(UnmanagedCSI) CSInfo) {
   for (auto &CS : CSInfo) {
     // Insert the spill to the stack frame.
     Register Reg = CS.getReg();
     const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
     TII.storeRegToStackSlot(MBB, MI, Reg, !MBB.isLiveIn(Reg),
                             CS.getFrameIdx(), RC, TRI, Register());
 };
 storeRegToStackSlot(RVVCSI);
 return true;
```





- Ilvm/lib/Target/RISCV/RISCVFrameLowering.cpp
  - Emit reloads for RVV.

```
bool RISCVFrameLowering::restoreCalleeSavedRegisters(
   MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
   MutableArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const {
 const auto &RVVCSI = getRVVCalleeSavedInfo(*MF, CSI);
 auto loadRegFromStackSlot = [&](decltype(UnmanagedCSI) CSInfo) {
   for (auto &CS : CSInfo) {
     Register Reg = CS.getReg();
     const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
     TII.loadRegFromStackSlot(MBB, MI, Reg, CS.getFrameIdx(), RC, TRI,
                              Register());
     assert(MI != MBB.begin() &&
            "loadRegFromStackSlot didn't insert any code!");
 loadRegFromStackSlot(RVVCSI);
 return true;
```





- Test without RVV calling convention
  - v1 is not callee-saved register, v8 is not callee-saved register

```
define <vscale x 1 x i32> @test_vector_std(<vscale x 1 x i32> %va) nounwind {
 SPILL-LABEL: test_vector_std:
 SPILL:
              # %bb.0: # %entry
 SPILL-NEXT:
                vmv1r.v v9, v8
 SPILL-NEXT:
                #APP
 SPILL-NEXT:
                #NO APP
 SPILL-NEXT: vmv1r.v v8, v9
 SPILL-NEXT:
                ret
entry:
 call void asm sideeffect "", "~{v1},~{v8}"()
 ret <vscale x 1 x i32> %va
```



- Test with RVV calling convention
  - v1 is not callee-saved register, v8 is callee-saved register

```
define riscy vector cc <vscale x 1 x i32> @test_vector_callee(<vscale x 1 x i32> %va) nounwind {
 SPILL-LABEL: test vector callee:
              # %bb.0: # %entry
 SPILL:
 SPILL-NEXT: addi sp, sp, -16
                csrr a0, vlenb
 SPILL-NEXT:
 SPILL-NEXT:
                slli a0, a0, 1
 SPILL-NEXT:
                sub sp, sp, a0
                addi a0, sp, 16
 SPILL-NEXT:
                vs1r.v v1, (a0) # Unknown-size Folded Spill
 SPILL-NEXT:
                vmv1r.v v9, v8
 SPILL-NEXT:
 SPILL-NEXT:
                #APP
 SPILL-NEXT:
                #NO APP
 SPILL-NEXT: vmv1r.v v8. v9
                vllr.v v1, (a0) # Unknown-size Folded Reload
 SPILL-NEXT:
                csrr a0, vlenb
 SPILL-NEXT:
 SPILL-NEXT:
                slli a0, a0, 1
                add sp, sp, a0
 SPILL-NEXT:
 SPILL-NEXT:
                addi sp, sp, 16
 SPILL-NEXT:
                ret
entry:
 call void asm sideeffect "", "~{v1},~{v8}"()
 ret <vscale x 1 x i32> %va
```





- Ilvm/lib/Target/RISCV/RISCVISelLowering.cpp
  - Need to implement the register assign interface RISCVCCAssignFn for target hooks
    - RISCVTargetLowering::LowerFormalArgument
    - RISCVTargetLowering::LowerReturn
    - RISCVTargetLowering::LowerCall
  - The RISCVCCAssignFn for RISC-V Vector CC is called CC\_RISCV





- RISC-V Vector CC uses V8-V23 for passing arguments.
  - RVV argument registers:



Vector Tuple Type Registers:

```
static const MCPhysReg ArgVRN2M1s[] = {
    RISCV::V8 V9,
                   RISCV::V9_V10, RISCV::V10_V11, RISCV::V11_V12,
    RISCV::V12 V13, RISCV::V13 V14, RISCV::V14 V15, RISCV::V15 V16,
    RISCV::V16_V17, RISCV::V17_V18, RISCV::V18_V19, RISCV::V19_V20,
    RISCV::V20_V21, RISCV::V21_V22, RISCV::V22_V23};
static const MCPhysReg ArgVRN3M1s[] = {
    RISCV::V8 V9 V10, RISCV::V9 V10 V11, RISCV::V10 V11 V12,
    RISCV::V11 V12 V13, RISCV::V12 V13 V14, RISCV::V13 V14 V15,
    RISCV::V14 V15 V16, RISCV::V15 V16 V17, RISCV::V16 V17 V18,
    RISCV::V17 V18 V19, RISCV::V18 V19 V20, RISCV::V19 V20 V21,
    RISCV:: V20_V21_V22, RISCV:: V21_V22_V23};
static const MCPhysReg ArgVRN4M1s[] = {
    RISCV::V8_V9_V10_V11, RISCV::V9_V10_V11_V12, RISCV::V10_V11_V12_V13,
    RISCV::V11_V12_V13_V14, RISCV::V12_V13_V14_V15, RISCV::V13_V14_V15_V16,
    RISCV::V14_V15_V16_V17, RISCV::V15_V16_V17_V18, RISCV::V16_V17_V18_V19,
    RISCV::V17_V18_V19_V20, RISCV::V18_V19_V20_V21, RISCV::V19_V20_V21_V22,
    RISCV:: V20 V21 V22 V23};
static const MCPhysReg ArgVRN5M1s[] = {
    RISCV::V8_V9_V10_V11_V12, RISCV::V9_V10_V11_V12_V13,
    RISCV::V10_V11_V12_V13_V14, RISCV::V11_V12_V13_V14_V15,
    RISCV::V12 V13 V14 V15 V16, RISCV::V13 V14 V15 V16 V17,
    RISCV::V14_V15_V16_V17_V18, RISCV::V15_V16_V17_V18_V19,
    RISCV::V16_V17_V18_V19_V20, RISCV::V17_V18_V19_V20_V21,
    RISCV::V18_V19_V20_V21_V22, RISCV::V19_V20_V21_V22_V23};
static const MCPhysReg ArgVRN6M1s[] = {
    RISCV::V8_V9_V10_V11_V12_V13, RISCV::V9_V10_V11_V12_V13_V14,
    RISCV::V10 V11 V12 V13 V14 V15, RISCV::V11 V12 V13 V14 V15 V16,
    RISCV::V12_V13_V14_V15_V16_V17, RISCV::V13_V14_V15_V16_V17_V18,
    RISCV::V14_V15_V16_V17_V18_V19, RISCV::V15_V16_V17_V18_V19_V20,
    RISCV::V16_V17_V18_V19_V20_V21, RISCV::V17_V18_V19_V20_V21_V22,
    RISCV::V18 V19 V20 V21 V22 V23}:
```



Vector Tuple Type Registers:

```
static const MCPhysReg ArgVRN7M1s[] = {
   RISCV:: V8 V9 V10 V11 V12 V13 V14,
                                        RISCV::V9_V10_V11_V12_V13_V14_V15,
   RISCV::V10_V11_V12_V13_V14_V15_V16, RISCV::V11_V12_V13_V14_V15_V16_V17,
   RISCV::V12_V13_V14_V15_V16_V17_V18, RISCV::V13_V14_V15_V16_V17_V18_V19,
   RISCV::V14_V15_V16_V17_V18_V19_V20, RISCV::V15_V16_V17_V18_V19_V20_V21,
   RISCV::V16_V17_V18_V19_V20_V21_V22, RISCV::V17_V18_V19_V20_V21_V22_V23};
static const MCPhysReg ArgVRN8M1s[] = {RISCV:: V8_V9_V10_V11_V12_V13_V14_V15,
                                       RISCV:: V9_V10_V11_V12_V13_V14_V15_V16,
                                       RISCV::V10 V11 V12 V13 V14 V15 V16 V17,
                                       RISCV::V11_V12_V13_V14_V15_V16_V17_V18,
                                       RISCV::V12 V13 V14 V15 V16 V17 V18 V19,
                                       RISCV::V13 V14 V15 V16 V17 V18 V19 V20,
                                       RISCV::V14 V15 V16 V17 V18 V19 V20 V21,
                                       RISCV::V15 V16 V17 V18 V19 V20 V21 V22,
                                       RISCV::V16 V17 V18 V19 V20 V21 V22 V23};
static const MCPhysReg ArgVRN2M2s[] = {RISCV::V8M2 V10M2, RISCV::V10M2 V12M2,
                                       RISCV::V12M2_V14M2, RISCV::V14M2_V16M2,
                                       RISCV::V16M2_V18M2, RISCV::V18M2_V20M2,
                                       RISCV:: V20M2 V22M2};
static const MCPhysReg ArgVRN3M2s[] = {
   RISCV::V8M2 V10M2 V12M2, RISCV::V10M2_V12M2_V14M2,
   RISCV::V12M2 V14M2 V16M2, RISCV::V14M2 V16M2 V18M2,
   RISCV::V16M2 V18M2 V20M2, RISCV::V18M2 V20M2 V22M2};
static const MCPhysReg ArgVRN4M2s[] = {
   RISCV:: V8M2 V10M2 V12M2 V14M2, RISCV:: V10M2 V12M2 V14M2 V16M2,
   RISCV::V12M2 V14M2 V16M2 V18M2, RISCV::V14M2 V16M2 V18M2 V20M2,
   RISCV::V16M2 V18M2 V20M2 V22M2};
static const MCPhysReg ArgVRN2M4s[] = {RISCV::V8M4_V12M4, RISCV::V12M4_V16M4,
                                       RISCV::V16M4 V20M4}:
```





#### - Run out of registers?

- The arguments that don't have enough register to pass would be passed by reference.
- Store the value to the stack and pass the stack address through GPRs.





Test RVV

```
define <vscale x 8 x i64> @call_lmul8_add(<vscale x 8 x i64> %x, <vscale x 8 x i64> %y) {
; CHECK-LABEL: call_lmul8_add:
; CHECK:  # %bb.0:
; CHECK-NEXT:  vsetvli a0, zero, e64, m8, ta, ma
; CHECK-NEXT:  vadd.vv v8, v8, v16
; CHECK-NEXT:  ret
  %a = add <vscale x 8 x i64> %x, %y
  ret <vscale x 8 x i64> %a
}
```

Test RVV out of registers

```
define <vscale x 8 x i64> @call_lmul8_add_out_of_regs(<vscale x 8 x i64> %x1, <vscale x 8 x i64> %y1,
                                                     <vscale x 8 x i64> %x2, <vscale x 8 x i64> %y2) {
 CHECK-LABEL: call_lmul8_add_out_of_regs:
 CHECK-NEXT: vl8re64.v v24, (a1)
 CHECK-NEXT:
                vsetvli a0, zero, e64, m8, ta, ma
 CHECK-NEXT:
                vadd.vv v8, v8, v16
 CHECK-NEXT:
 CHECK-NEXT:
                vadd.vv v16, v0, v24
                vadd.vv v8, v8, v16
 %a = add < vscale x 8 x 164> %x1, %y1
 %b = add <vscale x 8 x 164> %x2, %y2
 %c = add <vscale x 8 x 164> %a, %b
  ret <vscale x 8 x i64> %c
```





- Test Vector Tuple Type





Test Vector Tuple Type out of registers

```
target("riscv.vector.tuple", <vscale x 32 x i8>, 2) %val3,
                                          ptr %basel, ptr %base2, ptr %base3, i64 %vl) {
 CHECK-LABEL: test vector tuple out of registers:
  CHECK:
 CHECK-NEXT:
  CHECK-NEXT:
               vsetvli zero, a4, e8, m4, ta, ma
  CHECK-NEXT:
               vsseg2e8.v v8, (a1)
 CHECK-NEXT:
               vsseg2e8.v v16, (a2)
               vsseg2e8.v v24, (a3)
 CHECK-NEXT:
 CHECK-NEXT:
               ret
entry:
  tail call void @llvm.riscv.vsseg2.triscv.vector.tuple_nxv32i8_2t(
     target("riscv.vector.tuple", <vscale x 32 x i8>, 2) %vall,ptr %basel, i64 %vl, i64 3)
  tail call void @llvm.riscv.vsseg2.triscv.vector.tuple_nxv32i8_2t(
     target("riscv.vector.tuple", <vscale x 32 x i8>, 2) %val2, ptr %base2, i64 %vl, i64 3)
  tail call void @llvm.riscv.vsseg2.triscv.vector.tuple_nxv32i8_2t(
     target("riscv.vector.tuple", <vscale x 32 x i8>, 2) %val3, ptr %base3, i64 %vl, i64 3)
  ret void
```



## Thank you for your attention!!!