

## probe-rs & FTDI Probes



Alex Gavin github.com/a-gavin

## probe-rs Overview

- "A modern, embedded debugging toolkit, written in Rust"
- Somewhat similar to OpenOCD
  - Tells debug probes to tell target devices what to do
- Support for ARM and RISC-V



## **Embedded Debugging Primer**



## probe-rs Overview

- Integrations for flexible use:
  - o GDB
  - VSCode
  - Cargo tools cargo embed and cargo flash
- API for programmable target debugging
  - https://docs.rs/probe-rs/latest/probe\_rs/
- Supported debug probes:
  - o J-Link, ST-Link, CMSIS-DAP, FTDI, ESP USB JTAG

## My Debug Setup

- Devices:
  - O Dev PC: Linux machine
  - o Debug Probe: 1BitSquared Tigard
  - Target Device: Longan Nano RISC-V



Probe and Target

#### **Connecting Probe to Target**

- Hook up VCC (power) and GND
- Hook up JTAG pins:
  - TMS Test Mode Select
  - o TDI Test Data In (to target)
  - TDO Test Data Out (from target)
  - TCK Test Clock
  - o TRST (optional) Test Reset



Target JTAG Pins

#### probe-rs and Debugging

- Implements JTAG and SWD host-side
- Debug probe is medium of communication to target
- "Bits via USB" different for different debug probes
  - o CMSIS-DAP commands via USB HID
  - FTDI, JLink, etc: Bit bashing



## FTDI Bit-Bashing

- FTDI MPSSE
  - USB to synchronous protocol (e.g. serial, JTAG, SWD)
  - Series of commands to transfer data

## FTDI Bit-Bashing

- FTDI MPSSE
  - USB to synchronous protocol (e.g. serial, JTAG, SWD) ← Can be any, programmer gets to define
  - Series of commands to transfer data

#### FTDI Bit-Bashing

- FTDI MPSSE
  - $\circ$  USB to synchronous protocol (e.g. serial, JTAG, SWD)  $\leftarrow$  Can be any, programmer gets to define
  - Series of commands to transfer data
- Example: Write data to chip memory\*
  - Get data from higher layers of probe-rs
  - Direct target to required state for write to memory
  - Package data up into FTDI MPSSE commands
  - Write data to FTDI probe

<sup>\*</sup> Doing some hand-waving here

## **Example MPSSE Commands (All Sent out via USB)**

Clock Data Bytes In and Out (LSB first)



#### Clock Data to TMS Pin (LSB first, No Read)



#### **Disable Loopback**



## **Example MPSSE Commands**

"All data sent out via USB":

A write of 0x4B0403 to an open USB file descriptor will perform the "Clock Data to TMS Pin" command on bottom of slide

fd.write([0x4B, 0x04, 0x03] as [u8])?;  $\leftarrow$  Rust pseudocode

#### Clock Data Bytes In and Out (LSB first)

FTDI chip unpacks data and drives desired pins



#### Clock Data to TMS Pin (LSB first, No Read)

# 4B 04 03 Cmd Length Data (bits) (to TMS)

#### **Disable Loopback**



#### **Example MPSSE Commands**

Data to transfer to target "packaged up"





#### Clock Data to TMS Pin (LSB first, No Read)



#### **Disable Loopback**



#### probe-rs FTDI Debug Probe

- Currently only supports JTAG for RISC-V (as of v0.15.0)
- Other probe-rs debug probes support SWD for ARM
  - JLink supports both
- My work is focused on:
  - Refactoring FTDI JTAG implementation (currently)
  - Implementing SWD for ARM for FTDI probes (up next!)

#### Appendix A: Wireshark for Debugging probe-rs

- Great when coupled with signal analyzer (e.g. <u>BitMagic Basic</u>)
  - Needed because Wireshark good but can't do everything
     (e.g. visualize/compare transfer timings)
- Setup here:

https://wiki.wireshark.org/CaptureSetup/USB

RE: BitMagic Basic

Not affiliated, just rly like it! Can use with <u>Sigrok Pulseview</u> software (both are open source!)

## Wireshark Capture Example

```
FTDI Multi-Protocol Synchronous Serial Engine
   Clock Data Bytes In and Out LSB first [out on -ve e
  Clock Data Bits In and Out LSB first [out on -ve ed
   Clock Data to TMS pin with read [TMS with LSB first
        bc 09 bb 5c 8e ff ff
0000
                                       10 01
                                              00
                               86 a8 0a 00 8d
0010
        92 a2 63
                 00 00 00 00
0020
              00
                 10 00 00
                           00
                                        00
                                           00
     00 00 00 00 00 00 00 00
0030
                               00 00
                                        00
                                           00 00
                                     3b 06 ff
0040
```

Transfer six bytes to and from the target (LSB first)

```
FTDI Multi-Protocol Synchronous Serial Engine

    Clock Data to TMS pin (no read) [TMS with LSB first

   Command: Clock Data to TMS pin (no read) [TMS wit
     Length: 8 bits
     Bits out: 0xff
 Clock Data to TMS pin (no read) [TMS with LSB first
 Clock Data to TMS pin (no read) [TMS with LSB first
 Clock Data to TMS pin (no read) [TMS with LSB first
 Clock Data to TMS pin (no read) [TMS with LSB first
     c0 bc 09 bb 5c 8e ff ff 53 03 04 10 01 00 2d 00
     75 92 a2 63 00 00 00 00 3a a8 0a 00 8d ff ff ff
0010
     of 00 00 00 of 00 00 00 00 00 00 00 00 00 00
0020
    0030
    4b 07 ff 4b 07 ff 4b 07 ff 4b 07 ff 4b 07 7f
0040
```

Clock data to TMS (LSB first, no read)

```
FTDI Multi-Protocol Synchronous Serial Engine

    Clock Data to TMS pin (no read) [TMS with LSB first

   Command: Clock Data to TMS pin (no read) [TMS wit
     Length: 8 bits
     Bits out: 0xft
 Clock Data to TMS pin (no read) [TMS with LSB first
 Clock Data to TMS pin (no read) [TMS with LSB first
 Clock Data to TMS pin (no read) [TMS with LSB first
 Clock Data to TMS pin (no read) [TMS with LSB first
     c0 bc 09 bb 5c 8e ff ff 53 03 04 10 01 00 2d 00
     75 92 a2 63 00 00 00 00 3a a8 0a 00 8d
     00 00 00 00 00 00 00 00
                            00 00 00 00 00 00 00 00
    4b 07 ff 4b 07 ff 4b 07 ff 4b 07 ff 4b 07 7f
0040
```

Clock data to TMS (LSB first, no read)

...datasheet says max length of seven bits

(length field is 0-indexed, so 0x07 is len 8)

Little lie!

```
→ FTDI Multi-Protocol Synchronous Serial Engine

→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Command: Clock Data to TMS pin (no read) [TMS with Length: 8 bits
Bits out: 0xff
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin
```

What transfer looks like on the wire



```
→ FTDI Multi-Protocol Synchronous Serial Engine

→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Command: Clock Data to TMS pin (no read) [TMS with Length: 8 bits
Bits out: 0xff
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin
```

Huh, that's weird.... TDI is driven high for the duration of the transfer

We didn't tell it to do that?

What transfer looks like on the wire



```
→ FTDI Multi-Protocol Synchronous Serial Engine

→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Command: Clock Data to TMS pin (no read) [TMS with Length: 8 bits
Bits out: 0xff
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin (no read) [TMS with LSB first
→ Clock Data to TMS pin
```

Huh, that's weird.... TDI is driven high for the duration of the transfer

We didn't tell it to do that?

Let's check the datasheet

What transfer looks like on the wire



#### 3.5.1 Clock Data to TMS pin (no read)

0x4A or 0x4B Length, Byte1

This will send data bits 6 down to 0 to the TMS pin using the LSB or MSB and -ve or +ve clk , depending on which of the lower bits have been set.

0x4A : TMS with LSB first on +ve clk edge - use if clk is set to '1' 0x4B : TMS with LSB first on -ve clk edge - use if clk is set to '0'

Bit 7 of the Byte1 is passed on to TDI/DO before the first clk of TMS and is held static for the duration of TMS clocking. No read operation will take place.

Eighth bit goes to TDI.....always

#### 3.5.1 Clock Data to TMS pin (no read)

0x4A or 0x4B Length, Byte1

This will send data bits 6 down to 0 to the TMS pin using the LSB or MSB and -ve or +ve clk , depending on which of the lower bits have been set.

0x4A : TMS with LSB first on +ve clk edge - use if clk is set to '1' 0x4B : TMS with LSB first on -ve clk edge - use if clk is set to '0'

Bit 7 of the Byte1 is passed on to TDI/DO before the first clk of TMS and is held static for the duration of TMS clocking. No read operation will take place.

#### Eighth bit goes to TDI.....always

Takeaway: Always put last bit clocked to TDI in next TMS txfr

#### 3.5.1 Clock Data to TMS pin (no read)

0x4A or 0x4B Length, Byte1

This will send data bits 6 down to 0 to the TMS pin using the LSB or MSB and -ve or +ve clk , depending on which of the lower bits have been set.

0x4A : TMS with LSB first on +ve clk edge - use if clk is set to '1'
0x4B : TMS with LSB first on -ve clk edge - use if clk is set to '0'

Bit 7 of the Byte1 is passed on to TDI/DO before the first clk of TMS and is held static for the duration of TMS clocking. No read operation will take place.

#### Eighth bit goes to TDI.....always

#### Takeaway: Always put last bit clocked to TDI in next TMS txfr

#### Ex: 8 bits to TDI becomes two cmds:

- 1. Clock TDI (first seven TDI bits)
- 2. Clock TMS (last TDI bit)

## Appendix B: JTAG TAP (Test Access Port)

- State machine for controlling target
- Two registers defined by standard:
  - Instruction Register (IR)
  - Data Register (DR)
- Other registers as defined by implementor
  - E.g. RISC-V debug spec defines
     DTM Control and Status register



JTAG TAP State Machine

## Appendix B: JTAG TAP (Test Access Port)

- Four required pins:
  - o TCK, TMS, TDI, TDO
- Clocking bits to TMS pin drives state machine
- Good info in <u>RISC-V debug spec</u> Chp 6.



JTAG TAP State Machine

- Goal:
  - Select IDCODE RISC-V DTM (debug transport module) register
- Method:
  - Transfer IDCODE register address to Instruction Register (IR)
     in DTM TAP

#### • Assume:

- RISC-V target adheres to <u>RISC-V Debug Spec v0.13.2</u> (See Chp. 6)
- Has two TAPs
  - DTM & Boundary Scan
- Each TAP has 5 bit IR length
- Boundary Scan TAP comes before DTM TAP in the TAP chain
- Both TAPs start in RUN-TEST-IDLE
- Both TAP IRs set to BYPASS register (address 0x1F)

- Method:
  - Transfer IDCODE register address to the Instruction Register (IR) in DTM TAP
- To transfer to the IR, we will:
  - Transition DTM TAP from RUN-TEST-IDLE to SHIFT-IR
  - Transfer IDCODE register address to IR
  - Transition DTM TAP back to RUN-TEST-IDLE
    - Puts TAP in known state for whatever is next

- Note: Since there are two TAPs, we must also tell boundary scan TAP to ignore data we send to the DTM TAP DR (data register)
  - Done by selecting the BYPASS register in Boundary Scan IR (instruction reg)
- <u>Note:</u> Probe-rs FTDI impl and this example use MPSSE commands which:
  - Clock data out on neg. clock edge
  - Clock data in on pos. clock edge
  - Clock data in least significant bit (LSB) order

- 1. <u>Transition DTM TAP from RUN-TEST-IDLE to SHIFT-IR</u>
- 2. Transfer IDCODE register address to IR
- 3. Transition DTM TAP back to RUN-TEST-IDLE

TMS = 1

TMS = 0

est logic reset

Clock Data to TMS Pin (LSB first, No Read)





TMS = 1select IR scan TMS = 0TMS = 1TMS = 1capture DR capture IR TMS = 0TMS = 0shift DR shift IR TMS = 0TMS = 0TMS = 1TMS = 1TMS = 1TMS = 1exit 1 DR exit 1 IR TMS = 0TMS = 0pause DR pause IR TMS = 0TMS = 0TMS = 1TMS = 1exit 2 DR exit 2 IR TMS = 0TMS = 0TMS = 1TMS = 1 update DR update IR TMS = 0TMS = 0TMS = 1TMS = 1

JTAG TAP State Machine

Timing Diagram for Clk Data to TMS Cmd

Clock Data to TMS Pin (LSB first, No Read)







Timing Diagram for Clk Data to TMS Cmd

JTAG TAP State Machine

Clock Data to TMS Pin (LSB first, No Read)





JTAG TAP State Machine

Start in RUN-TEST-IDLE



Timing Diagram for Clk Data to TMS Cmd



JTAG TAP State Machine

TMS bit is 1, go to SELECT-DR-SCAN



Timing Diagram for Clk Data to TMS Cmd



**JTAG TAP State Machine** 

#### 1. Transition DTM TAP from RUN-TEST-IDLE to SHIFT-IR

TMS bit is 1, go to SELECT-IR-SCAN



Timing Diagram for Clk Data to TMS Cmd



JTAG TAP State Machine

#### 1. Transition DTM TAP from RUN-TEST-IDLE to SHIFT-IR

TMS bit is 0, go to CAPTURE-IR



Timing Diagram for Clk Data to TMS Cmd



JTAG TAP State Machine

#### 1. Transition DTM TAP from RUN-TEST-IDLE to SHIFT-IR

TMS bit 0, move to SHIFT-IR

(Now can transfer IDCODE instruction using TDI)



Timing Diagram for Clk Data to TMS Cmd



JTAG TAP State Machine

# JTAG Select Register Example Steps

- 1. Transition DTM TAP from RUN-TEST-IDLE to SHIFT-IR
- 2. Transfer IDCODE register address to IR
- 3. Transition DTM TAP back to RUN-TEST-IDLE

- TAP stays in SHIFT-IR for entire transfer
- When txfring data, must set both TAP IRs
  - Debug Transport Module (DTM) TAP
  - Boundary Scan TAP



JTAG TAP State Machine

• IDCODE register address: **0x01** 

#### 6.1.3 IDCODE (at 0x01)

This register is selected (in IR) when the TAP state machine is reset. Its definition is exactly as defined in IEEE Std 1149.1-2013.

This entire register is read-only.

BYPASS register address: 0x1F

#### 6.1.6 BYPASS (at 0x1f)

1-bit register that has no effect. It is used when a debugger does not want to communicate with this TAP.

This entire register is read-only.

• IDCODE register address: **0x01** 



#### 6.1.3 IDCODE (at 0x01)

This register is selected (in IR) when the TAP state machine is reset. Its definition is exactly as defined in IEEE Std 1149.1-2013.

This entire register is read-only.

BYPASS register address: 0x1F

#### 6.1.6 BYPASS (at 0x1f)

1-bit register that has no effect. It is used when a debugger does not want to communicate with this TAP.

This entire register is read-only.

IDCODE register address: 0x01



#### 6.1.3 IDCODE (at 0x01)

This register is selected (in IR) when the TAP state machine is reset. Its definition is exactly as defined in IEEE Std 1149.1-2013.

This entire register is read-only.

BYPASS register address: 0x1F



Want in Boundary IR (so it ignores data in subseq commands)

#### 6.1.6 BYPASS (at 0x1f)

1-bit register that has no effect. It is used when a debugger does not want to communicate with this TAP.

This entire register is read-only.

- Recall example assumptions:
  - IR length for each TAP is 5 bits
  - Boundary Scan comes before DTM in example TAP chain
- TAP Chains:
  - Bits transferred are shifted into one TAP and out into the following TAP
  - E.g. clock 10 bits in, if Boundary Scan first in chain, Boundary Scan will see DTM's IR bits before they get to DTM IR















• TAP Chain Example:



**Takeaway:** When setting DTM IR, need to also set Boundary Scan IR

- Going back to example, we want:
  - BYPASS (0b1\_1111) in the Boundary Scan TAP IR
  - IDCODE (0b0\_0001) in the DTM TAP IR

- Going back to example, we want:
  - OBYPASS (0b1\_1111) in the Boundary Scan TAP IR
  - IDCODE (0b0\_0001) in the DTM TAP IR
- Since Boundary Scan IR comes first in chain, need to clock in DTM IR bits first



- Going back to example, we want:
  - BYPASS (0b1\_1111) in the Boundary Scan TAP IR
  - IDCODE (0b0\_0001) in the DTM TAP IR
- Since Boundary Scan IR comes first in chain, need to clock in DTM IR bits first



- FTDI Limitation:
  - Can only clock bits in form of either full bytes or individual bits (<= 7)</li>
- We're trying to clock out ten bits (each IR is five bits)
- Thus, need to break up bits into separate commands



- FTDI Limitation:
  - Can only clock bits in form of either full bytes or individual bits (<= 7)
- We're trying to clock out ten bits (each IR is five bits)
- Thus, need to break up bits into separate commands



- FTDI Limitation:
  - Can only clock bits in form of either full bytes or individual bits (<= 7)
- We're trying to clock out ten bits (each IR is five bits)
- Thus, need to break up bits into separate commands



- FTDI Limitation:
  - Can only clock bits in form of either full bytes or individual bits (<= 7)</li>
- We're trying to clock out ten bits (each IR is five bits)
- Thus, need to break up bits into separate commands



- FTDI Limitation:
  - Can only clock bits in form of either full bytes or individual bits (<= 7)</li>
- We're trying to clock out ten bits (each IR is five bits)
- Thus, need to break up bits into separate commands



Note: Last two bits separate cmds because must always clock last TDI bit in next TMS command

- FTDI Limitation:
  - $\circ$  Can only clock bits in form of either full bytes or individual bits (<=7)
- We're trying to clock out ten bits (each IR is five bits)
- Thus, need to break up bits into separate commands



Note: Last two bits separate cmds because must always clock last TDI bit in next TMS command

First Two Transfer TDI Cmds



Following Transfer TMS Command





First Two Transfer TDI Cmds



Following Transfer TMS Command



Current IRs

DTM IR Bot

1 1 1 1 1

Boundary Scan IR

1 1

1 1

First Two Transfer TDI Cmds



Following Transfer TMS Command



First Two Transfer TDI Cmds



Following Transfer TMS Command





First Two Transfer TDI Cmds



Following Transfer TMS Command





First Two Transfer TDI Cmds



Following Transfer TMS Command





First Two Transfer TDI Cmds



Following Transfer TMS Command





First Two Transfer TDI Cmds



Following Transfer TMS Command







First Two Transfer TDI Cmds



Following Transfer TMS Command





First Two Transfer TDI Cmds



Following Transfer TMS Command





First Two Transfer TDI Cmds

Bit Num TCK TMS TDI TDO 0x0F TDI Data Txfer Byte Cmd Txfer Bit Cmd Bit Num TCK TMS **Current IRs** TDI DTM IR Boundary Scan IR TDO 0 TDI Data TMS Data

First Two Transfer TDI Cmds



First Two Transfer TDI Cmds



TMS Data

First Two Transfer TDI Cmds



TDI Data

TMS Data

0x01

First Two Transfer TDI Cmds



IDCODE (0b0\_0001)

BYPASS (0b1\_1111)

## JTAG Select Register Example Steps

- 1. Transition DTM TAP from RUN-TEST-IDLE to SHIFT-IR
- 2. Transfer IDCODE register address to IR
- 3. Transition DTM TAP back to RUN-TEST-IDLE

Clock Data to TMS Pin (LSB first, No Read)



FTDI MPSSE command to transition from EXIT-1-IR to RUN-TEST-IDLE





Timing Diagram for Clk Data to TMS Cmd

JTAG TAP State Machine

Clock Data to TMS Pin (LSB first, No Read)



FTDI MPSSE command to transition from EXIT-1-IR to RUN-TEST-IDLE





Timing Diagram for Clk Data to TMS Cmd

JTAG TAP State Machine

Clock Data to TMS Pin (LSB first, No Read)



FTDI MPSSE command to transition from EXIT-1-IR to RUN-TEST-IDLE

(Final cmd in Step 2 transitions from SHIFT-IR to EXIT-1-IR)





Timing Diagram for Clk Data to TMS Cmd

JTAG TAP State Machine

Clock Data to TMS Pin (LSB first, No Read)





Timing Diagram for Clk Data to TMS Cmd

JTAG TAP State Machine

Start in EXIT-1-IR



Timing Diagram for Clk Data to TMS Cmd



JTAG TAP State Machine

TMS bit is 1, go to UPDATE-IR



Timing Diagram for Clk Data to TMS Cmd



JTAG TAP State Machine

#### TMS bit 0, move to SHIFT-IR

(Can now run next JTAG cmd, likely reading DR to get IDCODE)





Timing Diagram for Clk Data to TMS Cmd

JTAG TAP State Machine

#### References & Useful Links

- <u>probe-rs Documentation</u>
- <u>FTDI MPSSE Commands Datasheet</u>
- RISC-V Debug Spec v0.13.2
- 1BitSquared <u>Tigard Protocol Tool</u> and <u>BitMagic Basic Logic Analyzer</u>
- <u>Sigrok PulseView</u> and <u>Wireshark</u>
- DEFCON 23 JTAG Hacking Talk
- Programming SRAM w/ SWD (ARM-specific)