February 1988

# MM54C00/MM74C00 Quad 2-Input NAND Gate MM54C02/MM74C02 Quad 2-Input NOR Gate MM54C04/MM74C04 Hex Inverter MM54C10/MM74C10 Triple 3-Input NAND Gate MM54C20/MM74C20 Dual 4-Input NAND Gate

#### **General Description**

These logic gates employ complementary MOS (CMOS) to achieve wide power supply operating range, low power consumption, high noise immunity and symmetric controlled rise and fall times. With features such as this the 54C/74C logic family is close to ideal for use in digital systems. Function and pin out compatibility with series 54/74 devices minimizes design time for those designers already familiar with the standard 54/74 logic family.

All inputs are protected from damage due to static discharge by diode clamps to  $V_{\rm CC}$  and GND.

#### **Features**

- Wide supply voltage range
  - e supply voltage range
- Guaranteed noise marginHigh noise immunity
- Low power consumption 10 nW/package
- Low power
- TTL compatibility

3V to 15V

0.45 V<sub>CC</sub> (typ.) 10 nW/package (typ.)

Fan out of 2 driving 74L

**Connection Diagrams** 

## -

#### MM54C00/MM74C00



Top View
Order Number MM54C00 or
MM74C00

## **Dual-In-Line Packages**



Top View
Order Number MM54C02 or
MM74C02

TI /F/5877-4

#### MM54C04/MM74C04



Top View
Order Number MM54C04
or MM74C04

#### MM54C10/MM74C10



Top View
Order Number MM54C10 or
MM74C10

#### MM54C20/MM74C20

TL/F/5877-2



Order Number MM54C20 or MM74C20

**Top View** 

© 1995 National Semiconductor Corporation TL/F/5877

TI /F/5877-5

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Voltage at Any Pin  $$-0.3\mbox{V}$\ to \ \mbox{V}_{CC} + 0.3\mbox{V}$$  Operating Temperature Range

54C -55°C to +125°C 74C -40°C to +85°C

Storage Temperature Range  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ 

# **DC Electrical Characteristics**

Min/Max limits apply across the guaranteed temperature range unless otherwise noted

| Symbol              | Parameter                    | Conditions                                             | Min                   | Тур    | Max | Units |
|---------------------|------------------------------|--------------------------------------------------------|-----------------------|--------|-----|-------|
| смоѕ то с           | MOS                          |                                                        |                       |        |     | l.    |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage    | $V_{CC} = 5.0V$                                        | 3.5                   |        |     | ٧     |
|                     |                              | V <sub>CC</sub> = 10V                                  | 8.0                   |        |     | ٧     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage    | $V_{CC} = 5.0V$                                        |                       |        | 1.5 | V     |
|                     |                              | V <sub>CC</sub> = 10V                                  |                       |        | 2.0 | ٧     |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage   | $V_{CC} = 5.0V, I_{O} = -10 \mu A$                     | 4.5                   |        |     | ٧     |
|                     |                              | $V_{CC} = 10V, I_{O} = -10 \mu A$                      | 9.0                   |        |     | ٧     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage   | $V_{CC} = 5.0V, I_{O} = 10 \mu A$                      |                       |        | 0.5 | V     |
|                     |                              | $V_{CC} = 10V, I_{O} = 10 \mu A$                       |                       |        | 1.0 | V     |
| I <sub>IN(1)</sub>  | Logical "1" Input Current    | $V_{CC} = 15V, V_{IN} = 15V$                           |                       | 0.005  | 1.0 | μΑ    |
| I <sub>IN(0)</sub>  | Logical "0" Input Current    | $V_{CC} = 15V, V_{IN} = 0V$                            | -1.0                  | -0.005 |     | μΑ    |
| Icc                 | Supply Current               | $V_{CC} = 15V$                                         |                       | 0.01   | 15  | μΑ    |
| OW POWE             | ER TO CMOS                   |                                                        | •                     |        | •   | •     |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage    | 54C, V <sub>CC</sub> = 4.5V                            | V <sub>CC</sub> - 1.5 |        |     | ٧     |
|                     |                              | 74C, V <sub>CC</sub> = 4.75V                           | V <sub>CC</sub> - 1.5 |        |     | ٧     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage    | 54C, V <sub>CC</sub> = 4.5V                            |                       |        | 0.8 | ٧     |
|                     |                              | 74C, V <sub>CC</sub> = 4.75V                           |                       |        | 0.8 | ٧     |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage   | 54C, $V_{CC} = 4.5V$ , $I_{O} = -10 \mu A$             | 4.4                   |        |     | ٧     |
|                     |                              | 74C, $V_{CC} = 4.75V$ , $I_{O} = -10 \mu A$            | 4.4                   |        |     | V     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage   | 54C, $V_{CC} = 4.5V$ , $I_{O} = 10 \mu A$              |                       |        | 0.4 | ٧     |
|                     |                              | 74C, $V_{CC} = 4.75V$ , $I_{O} = 10 \mu A$             |                       |        | 0.4 | ٧     |
| CMOS TO L           | OW POWER                     |                                                        |                       |        |     |       |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage    | 54C, V <sub>CC</sub> = 4.5V                            | 4.0                   |        |     | ٧     |
|                     |                              | $74C, V_{CC} = 4.75V$                                  | 4.0                   |        |     | ٧     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage    | 54C, V <sub>CC</sub> = 4.5V                            |                       |        | 1.0 | ٧     |
|                     |                              | $74C, V_{CC} = 4.75V$                                  |                       |        | 1.0 | ٧     |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage   | 54C, $V_{CC} = 4.5V$ , $I_{O} = -360 \mu A$            | 2.4                   |        |     | V     |
|                     |                              | 74C, $V_{CC} = 4.75V$ , $I_{O} = -360 \mu A$           | 2.4                   |        |     | V     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage   | 54C, $V_{CC} = 4.5V$ , $I_{O} = 360 \mu A$             |                       |        | 0.4 | V     |
|                     |                              | 74C, $V_{CC} = 4.75V$ , $I_O = 360 \mu A$              |                       |        | 0.4 | V     |
| OUTPUT DE           | RIVE (see 54C/74C Family Cha | aracteristics Data Sheet) T <sub>A</sub> = 25°C (short | circuit current       | t)     |     |       |
| ISOURCE             | Output Source Current        | $V_{CC} = 5.0V, V_{IN(0)} = 0V, V_{OUT} = 0V$          | -1.75                 |        |     | mA    |
| ISOURCE             | Output Source Current        | $V_{CC} = 10V, V_{IN(0)} = 0V, V_{OUT} = 0V$           | -8.0                  |        |     | mA    |
| I <sub>SINK</sub>   | Output Sink Current          | $V_{CC} = 5.0V, V_{IN(1)} = 5.0V, V_{OUT} = V_{CC}$    | 1.75                  |        |     | mA    |
| I <sub>SINK</sub>   | Output Sink Current          | $V_{CC} = 10V, V_{IN(1)} = 10V, V_{OUT} = V_{CC}$      | 8.0                   |        |     | mA    |

| Symbol                              | Parameter                                       | Conditions                    | Min | Тур  | Max | Units |
|-------------------------------------|-------------------------------------------------|-------------------------------|-----|------|-----|-------|
| <u> </u>                            | 74C00, MM54C02/MM74C02, MM540                   | C04/MM74C04                   |     | - 71 |     |       |
| t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to<br>Logical "1" or "0" | $V_{CC} = 5.0V$               |     | 50   | 90  | ns    |
|                                     |                                                 | V <sub>CC</sub> = 10V         |     | 30   | 60  | ns    |
| C <sub>IN</sub>                     | Input Capacitance                               | (Note 2)                      |     | 6.0  |     | pF    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance                   | (Note 3) Per Gate or Inverter |     | 12   |     | pF    |
| MM54C10/MM                          | 74C10                                           |                               |     |      |     |       |
| t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to<br>Logical "1" or "0" | $V_{CC} = 5.0V$               |     | 60   | 100 | ns    |
|                                     |                                                 | V <sub>CC</sub> = 10V         |     | 35   | 70  | ns    |
| C <sub>IN</sub>                     | Input Capacitance                               | (Note 2)                      |     | 7.0  |     | pF    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance                   | (Note 3) Per Gate             |     | 18   |     | pF    |
| /M54C20/MM                          | 74C20                                           |                               |     |      |     |       |
| t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to<br>Logical "1" or "0" | $V_{CC} = 5.0V$               |     | 70   | 115 | ns    |
|                                     |                                                 | V <sub>CC</sub> = 10V         |     | 40   | 80  | ns    |
| C <sub>IN</sub>                     | Input Capacitance                               | (Note 2)                      |     | 9    |     | pF    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance                   | (Note 3) Per Gate             |     | 30   |     | pF    |

<sup>\*</sup>AC Parameters are guaranteed by DC correlated testing.

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Capacitance is guaranteed by periodic testing.

Note 3: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics Application Note—AN-90.

# **Typical Performance Characteristics**





TL/F/5877-6

# **Typical Performance Characteristics** (Continued) **Propagation Delay vs** Ambient Temperature MM54C00/MM74C00, MM54C02/MM74C02, MM54C04/MM74C04 100 SEE AC TEST CIRCUIT PROPAGATION DELAY (ns) 60 20 -50 -25 0 25 50 75 100 125 AMBIENT TEMPERATURE (°C)













TL/F/5877-9

# **Switching Time Waveforms and AC Test Circuit**





Note: Delays measured with input  $t_{\text{r}},\,t_{\text{f}}\leq$  20 ns.







Ceramic Dual-In-Line Package (J)
Order Number MM54C00J, MM54C02J, MM54C04J, MM54C10J, MM54C20J,
MM74C00J, MM74C02J, MM74C04J, MM74C10J or MM74C20J
NS Package Number J14A

# Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N) Order Number MM54C00N, MM54C02N, MM54C04N, MM54C10N, MM54C20N, MM74C00N, MM74C02N, MM74C04N, MM74C10N or MM74C20N NS Package Number N14A

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 35 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408