| Assigment-3                | EE204 Analog Circuits      | 14 <sup>th</sup> Feb 2019 |
|----------------------------|----------------------------|---------------------------|
| Submission Deadline-17.00  | Submission Protocol:       | Comment: None             |
| 22 <sup>nd</sup> Feb, 2019 | Notebook submission. Plots |                           |
|                            | through Moodle             |                           |

1. For each circuit shown below, sketch  $V_x$  and  $V_y$  as a function of  $I_{REF}$ .







2. Due to a manufacturing defect, a large parasitic resistance, R<sub>1</sub>, has appeared in the circuit as shown below. Calculate the gain of the circuit.



3. Assuming all of the circuits shown in figure below are symmetric, sketch  $V_{out}$  as (a)  $V_{in1}$  and  $V_{in2}$  vary differentially from zero to VDD, and (b) Vin1 and Vin2 are equal and they vary from zero to  $V_{VDD}$ .

