# FLL\_I2S FPGA Project

Revision: 1.0

Date: 3 Nov 2020

# QuickLogic Corporation

# 1 Requirement:

## 2 Pinout:

| SI.<br>No. | Signal Name   | PAD Number | Direction | Description |
|------------|---------------|------------|-----------|-------------|
| FLL        |               |            |           |             |
| 1          | I2S_bitclk_in |            | Input     |             |
|            |               |            |           |             |
|            |               |            |           |             |
|            |               |            |           |             |
|            |               |            |           |             |
|            |               |            |           |             |

## **3 FPGA Interrupts:**

| Sl. No. | FPGA Interrupts to M4 | Interrupt Description |
|---------|-----------------------|-----------------------|
| 1       | FB_INTERRUPT_0        | Local clock slow down |
| 2       | FB_INTERRUPT_1        | Local clock speed up  |
| 3       | FB_INTERRUPT_2        | Reserved              |
| 4       | FB_INTERRUPT_3        | Reserved              |

### 4 Address Map Specification

#### 4.1 Memory Map

The EOS 3B system maps the FPGA IP into the address range of 0x40020000 to 0x4003FFFF. This address range provides 128K bytes of address range for FPGA based IP. The following tables further define the registers within this range.

Table 1-1: FPGA IP Register Space

| Register                   | Block             | Space Allocated | Remarks |
|----------------------------|-------------------|-----------------|---------|
| 0x40020000 -<br>0x400200FF | FPGA IP Registers | 256 bytes       |         |
| 0x40020100 -<br>0x40020FFF | Reserved          |                 |         |
| 0x40021000 -<br>0x400217FF | FLL_I2S           | 64 Words        |         |
| 0x40021800 -<br>0x4003FFFF | Reserved          |                 |         |

### 4.2 Register Address Table

The following sections will outline the expected allocation of registers and describe their operations.

#### 4.2.1 FPGA Registers Address Table

Table 1-2 shows the expected allocation of FPGA Registers address space.

Table 1-2: FPGA IP Register Table

| Register                   | Block              | Reset Value | Remarks              |  |
|----------------------------|--------------------|-------------|----------------------|--|
| 0x40020000                 | IP Device ID       | 0xABCD0100  | Read only            |  |
| 0x40020004                 | IP Revision number | 0x0100      | Read only<br>Version |  |
| 0x40020008 -<br>0x400200FF | Not Used           | 0x0         | Reserved.            |  |

#### 4.2.1 FLL\_I2S Register Map

The FLL\_I2S module has a base address that starts at offset 0x1000 from the FPGA's base address (0x40020000 + 0x1000). The register map for the FLL\_I2S Controller is described in a separate

| decreased and accepts for addition. White DTI are accepted for the TU 125 and the formal transformation                                                          |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| document, and can be found along with the RTL source code for the FLL_I2S module (currently in QuickLogic's s3-gateware repository on github, under ip_modules). |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                  |  |  |  |  |

# **5 Revision History**

| Date       | Revision | Author  | Description     |
|------------|----------|---------|-----------------|
| 3 Nov 2020 | 1.00     | Randy O | Initial Release |
|            |          |         |                 |
|            |          |         |                 |

### 6 Copyright and Trademark Information

All trademarks and / or trade names are property of their respective owners.

The information in this specification has been carefully reviewed for technical accuracy. However, QuickLogic does not take the responsibility for the accuracy of the included information. Quicklogic will not be held liable for damages which result from relying on the accuracy of the information contained in this specification. This specification is subject to change without notification.

If you find any errors or require additional explanation, please inform Quicklogic. All trademarks and / or trade names are property of their respective owners.

Copyright © 2020 QuickLogic All rights reserved.

QuickLogic Corporation 2220 Lunday Ave. San Jose CA. 95131, USA